



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

## Features

- Built-in 32.768 kHz DTCXO
- Interface Type: I2C-Bus (Up to 400 kHz)
- Low current consumption at backup: 1uA / 3.0 V Typ.
- Wide time-keeping voltage range: 1.5V to 5.5V
- Wide interface voltage range: 1.6V to 5.5V programmed H / L level also.
- Alarm interrupt function: Combination of Day, Date, Hour, Minute, and AE bit
- Wakeup timer interrupt function: Auto repeated 244.14  $\mu$ s to 32 years
- Time update interrupt function: Every second or every minute
- Temperature compensated 32.768 kHz or other output: Available output enable control
- Auto correction of leap years: Writing of "60 seconds" is available for Leap Second adjustment

## Description

This module is an I2C-Bus interface-compliant real-time clock which includes a 32.768 kHz DTCXO.

In addition to providing a calendar (year, month, date, day, hour, minute, second) function and a clock counter function, this module provides an abundance of other functions including an alarm function, wakeup timer function, time update interrupt function, 32.768 kHz output function.

The devices in this module are fabricated via a CMOS process for low current consumption, which enables long- term battery back-up.

## Package Information

| Part Number | Package | Description  |
|-------------|---------|--------------|
| RS4TC3178S  | SOP8    | 5.23mmX7.9mm |

## Block Diagram





## Pin Configuration



RS4TC3178S SOP8

| Signal name | SOP8 | I/O    | Function                                                                                                                                                                                                                                                                                                           |
|-------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCL         | 1    | Input  | This is the serial clock input pin for I <sup>2</sup> C-Bus communications.                                                                                                                                                                                                                                        |
| FOUT        | 2    | Output | This is the C-MOS output pin , outputs a 32.768 kHz signal. (depend on FSEL bit)                                                                                                                                                                                                                                   |
| VDD         | 3    | power  | This pin is connected to a positive power supply                                                                                                                                                                                                                                                                   |
| T2          | 4    | Input  | Used by the manufacturer for testing. (Do not connect externally.)                                                                                                                                                                                                                                                 |
| VBAT        | 5    | power  | This is the power supply pin for backup battery.<br>Connect this pin to a large-capacity capacitor, a secondary battery or similar.<br>When the battery switchover function is not needed, VBAT must be connected to VDD.                                                                                          |
| GND         | 6    | -      | This pin is connected to a ground                                                                                                                                                                                                                                                                                  |
| INT         | 7    | Output | This pin is used to output alarm signals, timer signals, time update signals, and other signals. This pin is an open drain pin                                                                                                                                                                                     |
| SDA         | 8    | I/O    | This pin's signal is used for input and output of address, data, and ACK bits, synchronized with the serial clock used for I <sup>2</sup> C-Bus communications<br>Since the SDA pin is an N-ch open drain pin during output, be sure to connect a suitable pull-up resistance relative to the signal line capacity |

Note: Be sure to connect a bypass capacitor rated at least 0.1  $\mu$ F between VDD and GND.

**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

## Absolute Maximum Ratings

| Item                | Symbol | Condition                                 | Rating               | Unit |
|---------------------|--------|-------------------------------------------|----------------------|------|
| Supply voltage      | Vdd    | Between VDD and GND                       | -0.3 to +6.5         | V    |
| Input voltage (1)   | Vin1   | SCL, SDA, pins                            | GND -0.3 to +6.5     | V    |
| Output voltage (1)  | Vout1  | FOUT pins                                 | GND -0.3 to VDD +0.3 | V    |
| Output voltage (2)  | Vout2  | SDA and /INT pins                         | GND -0.3 to +6.5     | V    |
| Storage temperature | Tstg   | When stored separately, without packaging | -55 to +125          | °C   |

## Recommended Operating Conditions

| Item                                                               | Symbol             | Condition                        | MIN | TYP | MAX | Unit |
|--------------------------------------------------------------------|--------------------|----------------------------------|-----|-----|-----|------|
| Operating supply voltage Normal mode (2)                           | V <sub>ACCSW</sub> | Between VDD and GND              | 2.5 | 3.0 | 5.5 | V    |
| Operating supply voltage In case of single supply (VDD = VBAT) (1) | V <sub>ACC</sub>   | Between VDD and GND (VDD = VBAT) | 1.6 | 3.0 | 5.5 | V    |
| Backup power supply voltage                                        | V <sub>BAT</sub>   | Between VBAT and GND             | 1.6 | 3.0 | 5.5 | V    |
| Temp. compensation voltage                                         | V <sub>TEM</sub>   | Temperature compensation voltage | 1.6 | 3.0 | 5.5 | V    |
| Clock supply voltage                                               | V <sub>CLK</sub>   | —                                | 1.5 | 3.0 | 5.5 | V    |
| Operating temperature                                              | T <sub>a</sub>     | No condensation                  | -40 | +25 | +85 | °C   |

\* To apply Min. value of  $V_{ACC}$  and  $V_{CLK}$ , the  $VDD$  needs to be supplied with more than 1.5 V at least for the oscillation to stabilize (oscillation start time  $t_{STA}$ ).

\* The Min. value of  $V_{CLK}$  is the Min. voltage required to retain the time counting function. it is however necessary to maintain  $V_{TEM}$  till the oscillation of the oscillator has stabilized (oscillation start time  $t_{STA}$ ).

\* The temperature compensation stops working below Min. value of  $V_{TEM}$ .

## Frequency Characteristics

| Item                              | Symbol | Condition                                   | Rating                 | Unit                      |
|-----------------------------------|--------|---------------------------------------------|------------------------|---------------------------|
| Frequency stability               | Δf/f   | Ta= -40~85°C, VDD = 3.0 V                   | ±5                     | × 10 <sup>-6</sup>        |
| Frequency/voltage characteristics | f/V    | Ta= +25 °C, VDD=1.5 V to 5.5 V              | ±1.0 Max.              | × 10 <sup>-6</sup> / V    |
| FOUT Symmetry                     | SYM    | 50% VDD level, +25 °C, VDD = 1.5 V to 5.5 V | 50 ± 10                | %                         |
| Aging                             | fa     | Ta = +25 °C, VDD = 3.0 V, first year        | ±3 Max.                | × 10 <sup>-6</sup> / year |
| Reflow                            | fref   | 260 °C Max. 2 times                         | ±3 Max. * <sup>2</sup> | × 10 <sup>-6</sup>        |

\*1 9.8 s error per a month.

\*2 The result that it was measured at 25 °C, 24 hours after processing of reflow soldering.

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## Electrical Characteristics

\*Unless otherwise specified, GND = 0 V, VDD = 1.5 V to 5.5 V, Ta = -40 °C to +85 °C

| Item                            | Symbol           | Condition                                                                                                                                                               | Min.                                            | Typ.                  | Max. | Unit                  |
|---------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------|------|-----------------------|
| Average Current consumption (3) | I <sub>DD3</sub> | f <sub>SCL</sub> = 0 Hz, /INT = Hi-Z,<br>F <sub>OUT</sub> outputs 32 kHz, CL = 0 pF<br>Temp compensation interval 2.0 s<br>V <sub>DET3</sub> voltage detection time 2ms | V <sub>DD</sub> = 5 V                           |                       | 1.2  | 4                     |
| Average Current consumption (4) | I <sub>DD4</sub> |                                                                                                                                                                         | V <sub>DD</sub> = 3 V                           |                       | 1.0  | 3.5                   |
| High-level input voltage        | V <sub>IH1</sub> | SCL, SDA                                                                                                                                                                |                                                 | 0.8 × V <sub>DD</sub> |      | 5.5                   |
| Low-level input voltage         | V <sub>IL</sub>  | SCL, SDA                                                                                                                                                                |                                                 | GND - 0.3             |      | 0.2 × V <sub>DD</sub> |
| Low-level output voltage        | V <sub>OL1</sub> | F <sub>OUT</sub>                                                                                                                                                        | V <sub>DD</sub> = 5 V, I <sub>OL</sub> = 1 mA   | GND                   |      | GND + 0.5             |
|                                 | V <sub>OL2</sub> |                                                                                                                                                                         | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 1 mA   | GND                   |      | GND + 0.8             |
|                                 | V <sub>OL3</sub> |                                                                                                                                                                         | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 100 µA | GND                   |      | GND + 0.1             |
|                                 | V <sub>OL4</sub> | /INT                                                                                                                                                                    | V <sub>DD</sub> = 5 V, I <sub>OL</sub> = 1 mA   | GND                   |      | GND + 0.25            |
|                                 | V <sub>OL5</sub> |                                                                                                                                                                         | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 1 mA   | GND                   |      | GND + 0.4             |
| Input leakage current           | I <sub>LK</sub>  | INPUT pins, V <sub>IN</sub> = V <sub>DD</sub> or GND                                                                                                                    | -0.5                                            |                       | 0.5  | µA                    |
| Output leakage current          | I <sub>OZ</sub>  | Output pins, output voltage = V <sub>DD</sub> or GND                                                                                                                    | -0.5                                            |                       | 0.5  |                       |
| Detection voltage of VDET       | V <sub>DET</sub> | (V <sub>DD</sub> = V <sub>BAT</sub> )                                                                                                                                   | 1.41                                            | 1.5                   | 1.59 | V                     |
| Detection voltage of VLF        | V <sub>LOW</sub> | (V <sub>DD</sub> = V <sub>BAT</sub> )                                                                                                                                   | 0.9                                             | 1.0                   | 1.2  | V                     |

The current consumption of RS4TC3178 increases at a timing of a temperature compensation. As for this peak current consumption, it occurs in about 1.4 ms.

IDD1, IDD2 is the average current consumption at temperature compensation in 2 seconds cycle.



**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## AC Characteristics

\* Unless otherwise specified, GND = 0 V, VDD = 1.6 V to 5.5 V, Ta = -40 °C to +85 °C

| Item                                                     | Symbol              | Condition | SCL = 100 kHz Standard Mode |      | SCL = 400 kHz Fast Mode |      | Unit |
|----------------------------------------------------------|---------------------|-----------|-----------------------------|------|-------------------------|------|------|
|                                                          |                     |           | Min.                        | Max. | Min.                    | Max. |      |
| SCL clock frequency                                      | f <sub>SCL</sub>    | —         | —                           | 100  | —                       | 400  | kHz  |
| Start condition setup time                               | t <sub>SU;STA</sub> | —         | 4.7                         | —    | 0.6                     | —    | μs   |
| Start condition hold time                                | t <sub>HD;STA</sub> | —         | 4.0                         | —    | 0.6                     | —    | μs   |
| Data setup time                                          | t <sub>SU;DAT</sub> | —         | 250                         | —    | 100                     | —    | ns   |
| Data hold time                                           | t <sub>HD;DAT</sub> | —         | 0                           | —    | 0                       | —    | ns   |
| Stop condition setup time                                | t <sub>SU;STO</sub> | —         | 4.0                         | —    | 0.6                     | —    | μs   |
| Bus idle time between start condition and stop condition | t <sub>BUF</sub>    | —         | 4.7                         | —    | 1.3                     | —    | μs   |
| Time when SCL = "L"                                      | t <sub>LOW</sub>    | —         | 4.7                         | —    | 1.3                     | —    | μs   |
| Time when SCL = "H"                                      | t <sub>HIGH</sub>   | —         | 4.0                         | —    | 0.6                     | —    | μs   |
| Rise time for SCL and SDA                                | t <sub>r</sub>      | —         | —                           | 1.0  | —                       | 0.3  | μs   |
| Fall time for SCL and SDA                                | t <sub>f</sub>      | —         | —                           | 0.3  | —                       | 0.3  | μs   |
| Allowable spike time on bus                              | t <sub>SP</sub>     | —         | —                           | 50   | —                       | 50   | ns   |



### Chart Note

1. As for the communication time of I<sup>2</sup>C-Bus, completion of less than 1 second is recommended. If such communication requires 1 second (Max.) or longer, the I<sup>2</sup>C-Bus interface is reset by the internal bus timeout function. When bus-time-out occur, SDA is released to Hi-Z input mode.
2. But readout data of a clock is stable anytime, and there isn't contradiction. And it does not occur that data of a clock delay even if access time is prolonged.



## Functional descriptions

### 1. Description of Registers

Address 00h to 0Fh: Basic time and calendar register. It compatible with RS4TC3178

Address 10h to 2Fh: Extension register

Address is incremented automatically in lower 4 bits address.

Upper 4bits address are fixed. (00, ..., 0E, 0F, 00, 01), (10, ..., 1E, 1F, 10, 11), (20, ..., 2E, 2F, 20,21)

|                | Basic register | Time stamp register | Extension register | Access is prohibited |
|----------------|----------------|---------------------|--------------------|----------------------|
| Address (8bit) | 0Fh from 00h   | 1Fh from 10h        | 2Fh from 20h       | FFh from 30h         |

### ● Register Table (Basic time and calendar register) (00h ~ 0Fh)

| Address | Function        | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Init | Write |
|---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|------|-------|
| 0       | SEC             | ○     | 40    | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 1       | MIN             | ○     | 40    | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 2       | HOUR            | ○     | ○     | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 3       | WEEK            | ○     | 6     | 5     | 4     | 3     | 2     | 1     | 0     | /    | ✓     |
| 4       | DAY             | ○     | ○     | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 5       | MONTH           | ○     | ○     | ○     | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 6       | YEAR            | 80    | 40    | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 7       | RAM             | •     | •     | •     | •     | •     | •     | •     | •     | /    | ✓     |
| 8       | MIN Alarm       | AE    | 40    | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 9       | HOUR Alarm      | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     | /    | ✓     |
| 0A      | WEEK Alarm      | AE    | 6     | 5     | 4     | 3     | 2     | 1     | 0     | /    | ✓     |
|         | DAY Alarm       |       | •     | 20    | 10    | 8     | 4     | 2     | 1     |      |       |
| 0B      | Timer Counter 0 | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     | /    | ✓     |
| 0C      | Timer Counter 1 | 32768 | 16384 | 8132  | 4096  | 2048  | 1024  | 512   | 256   | /    | ✓     |
| 0D      | Control1        | TEST  | WADA  | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 | 02h  | ✓     |
| 0E      | Flag Register   | ○     | ○     | UF    | TF    | AF    | ○     | VLF   | VDET  | 00h  | ✓*    |
| 0F      | Control2        | CSEL1 | CSEL0 | UIE   | TIE   | AIE   | ○     | ○     | RESET | 40h  | ✓     |

○ Writing is avoided. Read value is 0, always.

• It can read and write. ✓ is available. - avoid.

“Init” shows value of after power-on Reset. Unit is Hex.

\*Note Refer to Flag Registers

|              |                                                                                                                                                                                                                                                                                   |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Notes</b> | After the initial power-up (from 0 V) or in case the VLF bit returns “1”, make sure to initialize all registers, before using the RTC.<br>Be sure to avoid entering incorrect date and time data, as clock operations are not guaranteed when the data or time data is incorrect. |
|              | Only a 0 can be written to the UF, TF, AF, VLF, VDET and EF bit. The EVMON bit is read only bit.                                                                                                                                                                                  |
|              | Any bit marked with “○” should be used with a value of “0” after initialization.                                                                                                                                                                                                  |
|              | Any bit marked with “•” is a RAM bit that can be used to read or write any data.                                                                                                                                                                                                  |
|              | The TEST bit is used by the manufacturer for testing. Be sure to set “0” for this bit when writing.                                                                                                                                                                               |
|              | If an alarm function is not used, registers 08h-0Ah can be used as RAM. (AIE: “0”)                                                                                                                                                                                                |
|              | Reading register value of address 0Bh-0Ch and 1Fh is pre-set data.<br>If a timer function is not used, register of 0Bh-0Ch and 1Fh can be used as RAM. (TE, TIE: “0”)                                                                                                             |

**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

### ● Register Table (Timer) (10h ~ 1Fh)

0x10~17、0x19、0x1A test registers, reserved, do not to write.

| Address | Function          | bit 7   | bit 6   | bit 5   | bit 4   | bit 3    | bit 2  | bit 1   | bit 0   | Init | Write |
|---------|-------------------|---------|---------|---------|---------|----------|--------|---------|---------|------|-------|
| 17      | TEMP              | 128     | 64      | 32      | 16      | 8        | 4      | 2       | 1       |      | R     |
| 18      | Backup Function 1 | ○       | ○       | ○       | ○       | VDET OFF | SW OFF | BK SMP1 | BK SMP0 | 00h  | R/W   |
| 1B      | Timer set         | TSTP    | TRES    | ○       | ○       | ○        | ○      | ○       | ○       | 00h  | ✓     |
| 1C      | Timer0            | 128     | 64      | 32      | 16      | 8        | 4      | 2       | 1       | 00h  | -     |
| 1D      | Timer1            | 32768   | 16384   | 8192    | 4096    | 2048     | 1024   | 512     | 256     | 00h  | -     |
| 1E      | Timer2            | 8388608 | 4194304 | 2097152 | 1048576 | 524288   | 262144 | 131072  | 65536   | 00h  | -     |
| 1F      | Timer counter 2   | 8388608 | 4194304 | 2097152 | 1048576 | 524288   | 262144 | 131072  | 65536   | 00h  | ✓     |

### ● Extension register(20h ~ 2Fh)

| Address | Function               | bit 7                 | bit 6           | bit 5 | bit 4 | bit 3 | bit 2        | bit 1         | bit 0         | int | R/W |
|---------|------------------------|-----------------------|-----------------|-------|-------|-------|--------------|---------------|---------------|-----|-----|
| 20      | Device ID              | Do not to write       |                 |       |       |       |              |               |               |     | R   |
| 21      | Backup Function 2      | ○                     | ○               | ○     | ○     | ○     | VBATSW       | ○             | ○             | 00h | R/W |
| 22      | RSV                    | Test, Do not to write |                 |       |       |       |              |               |               | 00h | R/W |
| 23      | Reg selection          | Test, Do not to write |                 |       |       |       |              |               |               | 0Ch | R/W |
| 24      | RSV                    | Reserved              |                 |       |       |       |              |               |               | 00h | R/W |
| 25      | Frequency offset Ctrol | ○                     | ○               | ○     | ○     | ○     | ○            | offset step 1 | offset step 0 | 00h | R/W |
| 26      | Frequency offset       | enable offset 1       | enable offset 0 | F5    | F4    | F3    | F2           | F1            | F0            | 00h | R/W |
| 27      | Sub SEC 0              | Sub SEC[7:0]          |                 |       |       |       |              |               |               |     | R   |
| 28      | Sub SEC 1              | Reserved              |                 |       |       |       | Sub SEC[9:8] |               |               |     | R   |
| 29~2F   | RSV                    | Reserved              |                 |       |       |       |              |               |               | 00h | R/W |

○ Writing is avoided. Read value is 0, always. ● It can read and write. ✓ is available. - avoid.

“Init” shows value of after power-on Reset. Unit is Hex.

0x24、0x29~2F register can be use as RAM.

### ● Initial Value of Registers

| Registers' Initial value after power on reset |                                                                                                                                               |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Initial Value                                 | Register                                                                                                                                      |
| 1                                             | TSEL1, VLF, VDET, CSEL0                                                                                                                       |
| 0                                             | TEST, WADA, USEL, TE, FSEL1, FSEL0, TSEL0, UF, TF, AF, EF, CSEL1, UIE, TIE, AIE, RESET, TRES, TSTP, All bits of address 1Ch, 1Dh, 1Eh and 1Fh |

All other register values are undefined, so be sure to perform a reset before using the module.

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock**● Quick Reference**

| <b>Update interrupt timing</b>            |                     | <b>Default</b> |
|-------------------------------------------|---------------------|----------------|
| USEL = 0                                  | Once per seconds    | ✓              |
| USEL = 1                                  | Once per minutes    |                |
| <b>Output Frequency selection</b>         |                     |                |
| FSEL1, FSEL0 = 00                         | 32.768 kHz          | ✓              |
| FSEL1, FSEL0 = 01                         | 1024 Hz             |                |
| FSEL1, FSEL0 = 10                         | 1 Hz                |                |
| FSEL1, FSEL0 = 11                         | 32.768 kHz          |                |
| <b>Timer source clock selection</b>       |                     |                |
| TSEL1, TSEL0 = 00                         | 4096 Hz             |                |
| TSEL1, TSEL0 = 01                         | 64 Hz               |                |
| TSEL1, TSEL0 = 10                         | Every second update | ✓              |
| TSEL1, TSEL0 = 11                         | Every minute update |                |
| <b>Temperature compensation selection</b> |                     |                |
| CSEL1, CSEL0 = 00                         | 0.5 s               |                |
| CSEL1, CSEL0 = 01                         | 2.0 s               | ✓              |
| CSEL1, CSEL0 = 10                         | 10 s                |                |
| CSEL1, CSEL0 = 11                         | 30 s                |                |

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## 2. Details of Registers

### ● Clock Counter (SEC - YEAR)

The data format is BCD format. For example, when the “seconds” register value is “0101 1001” it indicates 59 seconds. 24hours system is available.

| Address | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 00      | SEC      | ○     | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 01      | MIN      | ○     | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 02      | HOUR     | ○     | ○     | 20    | 10    | 8     | 4     | 2     | 1     |
| 03      | WEEK     | ○     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| 04      | DAY      | ○     | ○     | 20    | 10    | 8     | 4     | 2     | 1     |
| 05      | MONTH    | ○     | ○     | ○     | 10    | 8     | 4     | 2     | 1     |
| 06      | YEAR     | 80    | 40    | 20    | 10    | 8     | 4     | 2     | 1     |

#### 1) SEC register

This second register counts from “00” to “01”, “02”, and up to 59 seconds, after 59 it starts again from 00 second. When written any data to SEC register, less than a SEC counter (512 Hz from 2 Hz) is cleared to zero. Thus, the time accuracy becomes 0 s to 30.5  $\mu$ s. \* (refer to this Figure)



If highly precise time synchronization is needed, RESET bit setting to 1 is most suitable operation.

When 60 seconds were written to SEC register, it returns to 00 second in next update. This special update is the same as plus-adjustment of Leap second. This behavior is useful in the adjustments of Leap second.

\*Note Several data writing into SEC register might cumulative time delay.

#### 2) MIN register

This minute register counts from “00” to “01”, “02”, and up to 59 minutes, after 59 it starts again from 00 minute.

#### 3) HOUR register

This 24 hours register counts from “00” hour to “01”, “02”, “23”, “00”, “01”. “o” indicates write-protected bits. Zero is always read from these bits.

#### 4) WEEK register

This WEEK register consists of 7bit shift registers.

The data values are counted as follows: Day 01h → Day 02h → Day 04h → Day 08h → Day 10h → Day 20h → Day 40h → Day 01h → Day 02h

The correspondence between days and count values is shown below.

**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

| WEEK           | bit 7                                                                                                                                                                                        | bit 6    | bit 5    | bit 4    | bit 3    | bit 2    | bit 1    | bit 0    | Day of week | Data |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|-------------|------|
| Write / Read   | 0                                                                                                                                                                                            | 0        | 0        | 0        | 0        | 0        | 0        | <b>1</b> | Sunday      | 01h  |
|                | 0                                                                                                                                                                                            | 0        | 0        | 0        | 0        | 0        | <b>1</b> | 0        | Monday      | 02h  |
|                | 0                                                                                                                                                                                            | 0        | 0        | 0        | 0        | <b>1</b> | 0        | 0        | Tuesday     | 04h  |
|                | 0                                                                                                                                                                                            | 0        | 0        | 0        | <b>1</b> | 0        | 0        | 0        | Wednesday   | 08h  |
|                | 0                                                                                                                                                                                            | 0        | 0        | <b>1</b> | 0        | 0        | 0        | 0        | Thursday    | 10h  |
|                | 0                                                                                                                                                                                            | 0        | <b>1</b> | 0        | 0        | 0        | 0        | 0        | Friday      | 20h  |
|                | 0                                                                                                                                                                                            | <b>1</b> | 0        | 0        | 0        | 0        | 0        | 0        | Saturday    | 40h  |
| Write prohibit | * Do NOT set "1" more than one day at the same time. Also, note with caution that any setting other than the seven shown above should not be made as it may interfere with normal operation. |          |          |          |          |          |          |          | —           | —    |

## 5) DAY Register

The updating of DAY register varies according to the month setting.

A leap year is set whenever the year value is a multiple of four (such as 04, 08, 12, 88, 92, or 96). In February of a leap year, the counter counts dates from "01", "02", "03", to "28", "29", "01".

| DAY          | Month                    | Date update pattern       |
|--------------|--------------------------|---------------------------|
| Write / Read | 1, 3, 5, 7, 8, 10, or 12 | 01, 02, 03 ~ 30, 31, 01 ~ |
|              | 4, 6, 9, or 11           | 01, 02, 03 ~ 30, 01, 02 ~ |
|              | February in common year  | 01, 02, 03 ~ 28, 01, 02 ~ |
|              | February in leap year    | 01, 02, 03 ~ 28, 29, 01 ~ |

## 6) MONTH register

This MONTH register counts from 01 (January), 02 (February), and up to 12 (December), then starts again since 01 (January).

## 7) YEAR register

This YEAR register counts from 00, 01, 02 and up to 99, then starts again since 00. Any year multiple of four (04, 08, 12, 88, 92, 96, etc.) works as a leap year.

## ● Alarm Registers

| Address | Function      | bit 7     | bit 6       | bit 5 | bit 4 | bit 3      | bit 2 | bit 1 | bit 0 |
|---------|---------------|-----------|-------------|-------|-------|------------|-------|-------|-------|
| 8       | MIN Alarm     | <b>AE</b> | 40          | 20    | 10    | 8          | 4     | 2     | 1     |
| 9       | HOUR Alarm    | <b>AE</b> | ●           | 20    | 10    | 8          | 4     | 2     | 1     |
| 0A      | WEEK Alarm    | <b>AE</b> | 6           | 5     | 4     | 3          | 2     | 1     | 0     |
|         | DAY Alarm     |           | ●           | 20    | 10    | 8          | 4     | 2     | 1     |
| 0D      | Control1      | TEST      | <b>WADA</b> | USEL  | TE    | FSEL1      | FSEL0 | TSEL1 | TSEL0 |
| 0E      | Flag Register | ○         | ○           | UF    | TF    | <b>AF</b>  | ○     | VLF   | VDET  |
| 0F      | Control2      | CSEL1     | CSEL0       | UIE   | TIE   | <b>AIE</b> | ○     | ○     | RESET |

The alarm interrupt function is used, along with the AEI, AF, and WADA bits, to set alarms for specified date, day, hour, and minute values.

When the settings in the above alarm registers and the WADA bit match the current time, the /INT pin goes to low level and "1" is set to the AF bit to report that an alarm interruption has occurred.

Please refer to Alarm Interrupt Function.

## ● Wakeup Timer Control Registers

| Address | Function        | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Read | Write |
|---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|------|-------|
| 0B      | Timer Counter 0 | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     | ✓    | ✓     |
| 0C      | Timer Counter 1 | 32768 | 16384 | 8192  | 4096  | 2048  | 1024  | 512   | 256   | ✓    | ✓     |
| 1B      | Timer set       | TSTP  | TRES  | ○     | ○     | ○     | ○     | ○     | ○     | ✓    | ✓     |
| 1C      | Timer0          | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     | ✓    |       |
| 1D      | Timer1          | 32768 | 16384 | 8192  | 4096  | 2048  | 1024  | 512   | 256   | ✓    |       |

**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

|    |                 |         |         |         |         |        |        |        |       |   |   |
|----|-----------------|---------|---------|---------|---------|--------|--------|--------|-------|---|---|
| 1E | Timer2          | 8388608 | 4194304 | 2097152 | 1048576 | 524288 | 262144 | 131072 | 65536 | ✓ |   |
| 1F | Timer Counter 2 | 8388608 | 4194304 | 2097152 | 1048576 | 524288 | 262144 | 131072 | 65536 | ✓ | ✓ |

These registers are used to set the preset countdown value for the wakeup timer interrupt function. The **TE**, **TF**, **TIE**, and **TSEL0 / 1 bits** are also used to set the wakeup timer interrupt function.

When the value in the above wakeup timer control register just changes from 01h to 00h, the /INT pin goes to low level and “1” is set to the TF bit to report that a wakeup timer interrupt event has occurred.

Please refer to Wakeup timer Control function.

## ● Control Registers, Flag Registers

| Address | Function      | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0D      | Control1      | TEST  | WADA  | USEL  | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 |
|         | (Default)     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 0E      | Flag register | ○     | ○     | UF    | TF    | AF    | ○     | VLF   | VDET  |
|         | (Default)     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1     |
| 0F      | Control2      | CSEL1 | CSEL0 | UIE   | TIE   | AIE   | ○     | ○     | RESET |
|         | (Default)     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     |

The default value is loaded after powering up from 0 V, automatically.

TEST must be always cleared by a zero.

This register is used to specify the target for the alarm function or time update interrupt function and to select or set operations such as wakeup timer operations.

### (1) TEST bit

This is the manufacturer's test bit. Its value should always be “0”. Be careful to avoid writing “1” to this bit when writing to other bits.

| TEST  | Data | Description                                   |
|-------|------|-----------------------------------------------|
| Write | 0    | TEST bit is cleared to 0                      |
|       | 1    | Setting prohibited (manufacturer's test bit)  |
| Read  | 0    | TEST bit has been cleared to 0                |
|       | 1    | TEST bit has been set to 1. Please reset to 0 |

### (2) VLF (Voltage Low Flag) bit

This flag bit indicates the history of clock operations due to low voltage.

Its value change from “0” to “1” indicates a possibility of data loss or time data error, and all the data of registers should be initialized.

Once this flag bit's value is “1”, its value is retained until a “0” is written to it. After powering up from 0 V, make sure to set this bit's value to “1”.

| VLF   | Data | Description                                                                                                                               |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | The VLF bit is cleared to 0 to prepare for the next status detection                                                                      |
|       | 1    | VLF data remains even it was 0 or 1. To retain the data, please write 1                                                                   |
| Read  | 0    | No supply voltage drops occurred                                                                                                          |
|       | 1    | Low voltage has been detected, so data loss might have occurred, and time information might be wrong. All registers should be initialized |

### (3) VDET (Voltage Detection Flag) bit

This flag bit indicates the history of the voltage for temperature compensation circuit.

Its value changes from “0” to “1” indicates that the temperature compensation function has stopped operation due to a supply voltage drop. Once this flag bit's value is 1, its value is retained until a 0 is written to it.

After powering up from 0 V, make sure to set this bit's value to “1”. Please confirm table in Backup and Recovery.

**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

| VDET  | Data | Description                                                                |
|-------|------|----------------------------------------------------------------------------|
| Write | 0    | The VDET bit is cleared to 0 to prepare for the next low voltage detection |
|       | 1    | VDET data remains even it was 0 or 1. To retain the data, please write 1   |
| Read  | 0    | Temperature compensation is normal                                         |
|       | 1    | Temperature compensation has been stopped                                  |

**(4) RESET bit**

When highly precise synchronization of both time, timer is necessary, use RESET.

| RESET | Data | Description                                                    |
|-------|------|----------------------------------------------------------------|
| Write | 0    | Writing 0 is invalid                                           |
|       | 1    | Writing 1 resets 16384 Hz ~2 Hz of 32.768 kHz counter          |
| Read  | 0    | The read value of RESET is 0, always writes 0, it is invalid   |
|       | 1    | writes 1, it executes reset of count-down-chain from 32.768kHz |

**For example.**

S is start condition. P is stop condition. [ Write access to RESET-bit.]

S---Slave address(w)---ACK1---0Fh---ACK2---01h---ACK3---P.

RESET executes and it keeps between P from ACK3. After P, RESET bit clears automatically.

Reset area of circuit are the count-down-chain of 2 Hz from 16 kHz, are cleared. As for next update timing of a Seconds counter from RESET. The range is 1000 ms~30.5  $\mu$ s from just 1000 ms.

RESET affects time update interruption, alarm, FOUT and timer. But it doesn't affect 32 kHz output.

**Note:**

RESET is released by the reception of a START or RE-START condition before receiving a STOP condition. The Single write access is recommended for precise RESET. Unnecessary use of RESET will be the cause of delay error of time.

**(5) USEL (Update Interrupt Select) bit**

This bit is used to define if the RTC should output a “second update” or “minute update” interrupt, allowing to synchronize external clocks with the time registers of the RTC.

**(6) TSEL0, 1 (Timer Select 0, 1) bits**

The combination of these two bits is used to set the countdown period (source clock) for the wakeup timer interrupt function (four settings can be made).

**(7) FSEL0, 1 (FOUT frequency Select 0, 1) bits**

The combination of these two bits is used to set the FOUT frequency. Note: All frequencies are temperature compensated.

| FSEL0,1      | FSEL1<br>(bit 3) | FSEL0<br>(bit 2) | FOUT frequency       |
|--------------|------------------|------------------|----------------------|
| Write / Read | 0                | 0                | 32.768 kHz (Default) |
|              | 0                | 1                | 1024 Hz              |
|              | 1                | 0                | 1 Hz                 |
|              | 1                | 1                | 32.768kHz            |

**(8) CSEL0, 1 (Compensation interval Select 0, 1) bits**

The combination of these two bits is used to set the temperature compensation interval.

**(9) AF (Alarm Flag) bit**

If set to “0” beforehand, this flag bit's value changes from “0” to “1” when an alarm interrupt event has occurred. Once this flag bit's value is “1”, its value is retained until a “0” is written to it.

**(10) TF (Timer Flag) bit**

If set to “0” beforehand, this flag bit's value changes from “0” to “1” when a wakeup timer interrupt event has occurred. Once this flag bit's value is “1”, its value is retained until a “0” is written to it.

**(11) UF (Update Flag) bit**

If set to “0” beforehand, this flag bit's value changes from “0” to “1” when a time update interrupt event has occurred. Once this flag



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

bit's value is "1", its value is retained until a "0" is written to it.

#### **(12) AIE, TIE, UIE (Alarm, Wakeup Timer, Update Interrupt Enable) bit**

In case of Alarm or Wakeup Timer or Update occurs AIE, TIE, UIE bit controls /INT output.

When a "1" is written to this bit, an interrupt signal is generated (/INT status changes from Hi-Z to low) . When a "0" is written to this bit, no interrupt signal is generated.

| Function     | condition               | Flag | /INT interrupt control |
|--------------|-------------------------|------|------------------------|
| Alarm        | Alarm time hit          | AF   | AIE                    |
| Wakeup Timer | Timer Count down to 0   | TF   | TIE                    |
| Update       | Minute or Second update | UF   | UIE                    |

#### **/INT pin Operation when an Interrupt Occurs.**

- How to identify events when the interrupt output occurs***

/INT output pin is common output terminal of interrupt events of four types Wakeup timer, alarm, time update .  
When an interrupt occurs, please read the TF, AF, UF flag to confirm which types of events occurred.

- Processing method in case of no using /INT output.***

Please keep /INT pin open.

Please set "0" to TIE, AIE, UIE bits and do poling TF, AF, UF.

### **3. Alarm Interrupt Function**

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## ● Alarm Interrupt Generation

The alarm interrupt function generates interrupt events at the matching time of alarm day, hour, and minute settings. When an interrupt event occurs, the AF bit value is set to "1" and the /INT pin goes to low level to indicate that an event has occurred.

Example of /INT operation



| Address | Function      | bit 7     | bit 6       | bit 5 | bit 4 | bit 3      | bit 2 | bit 1 | bit 0 |
|---------|---------------|-----------|-------------|-------|-------|------------|-------|-------|-------|
| 8       | MIN Alarm     | <b>AE</b> | 40          | 20    | 10    | 8          | 4     | 2     | 1     |
| 9       | HOUR Alarm    | <b>AE</b> | ●           | 20    | 10    | 8          | 4     | 2     | 1     |
| 0A      | WEEK Alarm    | <b>AE</b> | 6           | 5     | 4     | 3          | 2     | 1     | 0     |
|         | DAY Alarm     |           | ●           | 20    | 10    | 8          | 4     | 2     | 1     |
| 0D      | Control1      | TEST      | <b>WADA</b> | USEL  | TE    | FSEL1      | FSEL0 | TSEL1 | TSEL0 |
| 0E      | Flag Register | ○         | ○           | UF    | TF    | <b>AF</b>  | ○     | VLF   | VDET  |
| 0F      | Control 2     | CSEL1     | CSEL0       | UIE   | TIE   | <b>AIE</b> | ○     | ○     | RESET |

- \* "○" indicates write-protected bits. A zero is always read from these bits.
- \* Bits marked with "●" are RAM bits that can contain any value and are read/write-accessible.
- \* Before entering settings for operations, it is recommended that writing "0" to the AIE bit to prevent unexpected hardware interrupts.
- \* When the RESET bit value is "1" alarm interrupt events do not occur.
- \* When the alarm interrupt function is not used, the Alarm registers (Reg – 08h to 0Ah) can be used as a RAM register. In such cases, be sure to write "0" to the AIE bit.
- \* When the AIE bit value is "1" and the Alarm registers (Reg – 08h to 0Ah) is being used as a RAM register, /INT may be changed to low level unintentionally.

## ● Alarm registers

The minute, hour, day and date when an alarm interrupt event is set using this register and the WADA bit.

In the WEEK alarm /Day alarm register (0Ah), the setting selected via the WADA bit determines whether WEEK alarm data or DAY alarm data will be set. If WEEK has been selected via the WADA bit, multiple days can be set (such as Monday, Wednesday, Friday, Saturday).

Unwanted alarm term is decided by setting respective AE bit = "1". If AE is set to "1", this alarm term becomes inactive.

Ex. WEEK Alarm / DAY Alarm (0Ah) = 80h (AE="1") hour, minute, second alarm active week, day alarm inactive Setting all AE bit "1" makes every one second alarm exceptionally. The result is reflected in AF bit.

Alarm event does not occur even user set alarm time to current time. Coming next time matching (alarm time = current time) can occur the event.

### (1) WADA (Week Alarm /Day Alarm) bit

The alarm interrupt function uses either "Day" or "Week" as its target. The WADA bit is used to specify either WEEK or DAY as the target for alarm interrupt events.

| WADA         | Data | Description                                                                                               |
|--------------|------|-----------------------------------------------------------------------------------------------------------|
| Write / Read | 0    | Sets WEEK as target of alarm function Register 0Ah is compared with register 03h (DAY setting is ignored) |
|              | 1    | Sets DAY as target of alarm function Register 0Ah is compared with register 04h (WEEK setting is ignored) |

### (2) AF (Alarm Flag) bit

When this flag bit value is already set to "0", occurrence of an alarm interrupt event changes it to "1". When this flag bit

**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

value is "1", its value is retained until a "0" is written to it.

| AF    | Data | Description                                                                                                                                                                                                 |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | The AF bit is cleared to zero to prepare for the next status detection<br>* Clearing this bit to zero enables /INT low output to be canceled (/INT remains Hi-Z) when an alarm interrupt event has occurred |
|       | 1    | AF bit is retained even AF is 0 or 1. To retain AF bit, user can write 1.                                                                                                                                   |
| Read  | 0    | Alarm interrupt events are not detected.                                                                                                                                                                    |
|       | 1    | Alarm interrupt events are detected.<br>(Result is retained until this bit is cleared to 0)                                                                                                                 |

### (3) AIE (Alarm Interrupt Enable) bit

When an alarm interrupt event occurs (when the AF bit value changes from "0" to "1"), this bit's value specifies whether an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status remains Hi-Z).

| AIE          | Data | Description                                                                                                                                                                                                                                                                                                                                                      |
|--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write / Read | 0    | When an alarm interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status remains Hi-Z).<br>When an alarm interrupt event occurs, the interrupt signal is canceled (/INT status changes from low to Hi-Z).<br>Even when the AIE bit value is "0" another interrupt event may change the /INT status to low (or may hold /INT = "L") |
|              | 1    | When an alarm interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).<br>When an alarm interrupt event occurs, low-level output from the /INT pin occurs only when the AIE bit value is "1". This value is retained (not automatically cleared) until the AF bit is cleared to zero                                     |

## ● Examples of Alarm Setting

### (1) Example of alarm settings when Day has been specified (and WADA bit= 0)

| Day is specified WADA bit = 0                                               | Reg - A |       |       |       |       |       |       |       | Reg-9  | Reg-8  |
|-----------------------------------------------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|--------|--------|
|                                                                             | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | HOUR   | MIN    |
|                                                                             | AE      | S     | F     | T     | W     | T     | M     | S     | Alarm  | Alarm  |
| Monday through Friday, at 7:00 AM<br>* Minute value is ignored              | 0       | 0     | 1     | 1     | 1     | 1     | 1     | 0     | 07h    | AE = 1 |
| Every Saturday and Sunday, for 30 minutes each hour * Hour value is ignored | 0       | 1     | 0     | 0     | 0     | 0     | 0     | 1     | AE = 1 | 30h    |
| Every day, at 6:59 AM                                                       | 0       | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 18h    | 59h    |
|                                                                             | 1       | X     | X     | X     | X     | X     | X     | X     |        |        |

X: Don't care

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock**(2) Example of Alarm Settings when Day has been Specified (and WADA bit = "1")**

| Day is specified WADA bit = 1                                           | Reg - A |       |       |       |       |       |       |       | Reg-9  | Reg-8  |
|-------------------------------------------------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|--------|--------|
|                                                                         | bit 7   | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | HOUR   | MIN    |
|                                                                         | AE      | •     | 20    | 10    | 8     | 4     | 2     | 1     | Alarm  | Alarm  |
| First of each month, at 7:00 AM<br>* Minute value is ignored            | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0 h    | AE = 1 |
| 15th of each month, for 30 minutes<br>each hour * Hour value is ignored | 0       | 0     | 0     | 1     | 0     | 1     | 0     | 1     | AE = 1 | 30h    |
| Every day, at 6:59 PM                                                   | 1       | X     | X     | X     | X     | X     | X     | X     | 18h    | 59h    |

X: Don't care

**● Alarm Interrupt Timing Chart**

- (1) The minute, hour, day and date, when an alarm interrupt event is supposed to occur has to be set in advance, along with the WADA bit (Note) Even if the current date/time is used as the setting, the alarm will not occur until the counter counts up to the current date/time (i.e., an alarm will occur next time, not immediately).
- (2) When a time update interrupt event occurs, the AF bit values becomes "1".
- (3) When the AF bit = 1, its value is retained until it is cleared to zero.
- (4) If AIE = 1 when an alarm interrupt occurs, the /INT pin output goes low.
  - \* When an alarm interrupt event occurs, /INT pin output goes low, and this status is then held until it is cleared via the AF bit or AIE bit.
- (5) If the AIE value is changed from "1" to "0" while /INT is low, the /INT status immediately changes from low to Hi-Z. After the alarm interrupt occurs and before the AF bit value is cleared to zero, the /INT status can be controlled via the AIE bit.
- (6) If the AF bit value is changed from "1" to "0" while /INT is low, the /INT status immediately changes from low to Hi-Z.
- (7) When the AIE bit value is "0", and an alarm interrupt occurs, the /INT pin stay Hi-Z.



**RSM**

[www.raystar-tek.com](http://www.raystar-tek.com)

**RS4TC3178**  
Temperature Compensated Real Time Clock

- **/INT pin Operation when an Interrupt Occurs**

- (1) How to identify events when the interrupt output occurs  
/INT output pin is common output terminal of interrupt events of four types Wakeup timer, alarm, time update interrupt.  
When an interrupt occurs, please read the TF, AF, UF and EF flag to confirm which types of events occurred.
- (2) Processing method in case of no using /INT output. Please keep /INT pin open.  
Please set "0" to TIE, AIE, UIE bits and do poling TF, AF, UF.



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

## 4. Wakeup Timer Interrupt Function

### ● Interrupt Generation

The wakeup timer interrupt generation function generates an interrupt event periodically at any wakeup set between 244.14  $\mu$ s and 32 years.

When an interrupt event is generated, the /INT pin goes to low level and "1" is set to the TF bit to report that an event has occurred. However, when a wakeup timer interrupt event has been generated low-level output from the /INT pin occurs only when the value of the control register's TIE bit is "1". Earliest 7.813 ms after the interrupt occurs, the /INT status is automatically cleared. /INT status changes from low-level to Hi-Z.



### ● Wakeup Timer Interruption Registers

The wakeup timer interrupt generation function generates an interrupt event periodically at any wakeup set between 244.14 s and 16777215 minutes.

| Address | Function        | bit 7   | bit 6   | bit 5   | bit 4   | bit 3  | bit 2  | bit 1  | bit 0 | Read | Write      |
|---------|-----------------|---------|---------|---------|---------|--------|--------|--------|-------|------|------------|
| 0B      | Timer Counter 0 | 128     | 64      | 32      | 16      | 8      | 4      | 2      | 1     | ✓    | ✓          |
| 0C      | Timer Counter 1 | 32768   | 16384   | 8192    | 4096    | 2048   | 1024   | 512    | 256   | ✓    | ✓          |
| 0D      | Control1        | TEST    | WADA    | USEL    | TE      | FSEL1  | FSEL0  | TSEL1  | TSEL0 | ✓    | ✓          |
| 0E      | Flag Register   | ○       | ○       | UF      | TF      | AF     | ○      | VLF    | VDET  | ✓    | Clear only |
| 0F      | Control2        | CSEL1   | CSEL0   | UIE     | TIE     | AIE    | ○      | ○      | RESET | ✓    | ✓          |
| 1B      | Timer set       | TSTP    | TRES    | ○       | ○       | ○      | ○      | ○      | ○     | ✓    | ✓          |
| 1C      | Timer 0         | 128     | 64      | 32      | 16      | 8      | 4      | 2      | 1     | ✓    | -          |
| 1D      | Timer 1         | 32768   | 16384   | 8192    | 4096    | 2048   | 1024   | 512    | 256   | ✓    | -          |
| 1E      | Timer 2         | 8388608 | 4194304 | 2097152 | 1048576 | 524288 | 262144 | 131072 | 65536 | ✓    | -          |
| 1F      | Timer Counter 2 | 8388608 | 4194304 | 2097152 | 1048576 | 524288 | 262144 | 131072 | 65536 | ✓    | ✓          |

- (1) Timer Counter 0, 1, 2 are preset value of timer.
- (2) Timer 0, 1, 2 are current count value of timer.
- (3) Before entering settings for operations, it is recommended writing a "0" to the TE and TIE bits to prevent unexpected hardware interrupts.
- (4) When the RESET bit value is "1" the time update interrupt function does not operate.
- (5) When the wakeup timer interrupt function is not using, the wakeup timer counter0, 1, 2 (0Bh, 0Ch, 1Fh), these can be used as a RAM register. In such cases, stop the wakeup timer function by writing "0" to the TE and TIE bits.
- (6) When writes 00h to all timer counter, Timer countdown are stop, and new Timer interruption are inhibited.



#### (1) TSEL0, 1bits (Timer Select 0, 1)

The combination of these two bits is used to set the countdown period source clock for the wakeup timer interrupt function (four settings can be made).

| TSEL0,1      | TSEL1<br>(bit 1) | TSEL0<br>(bit 0) | Source clock / cycle time                 | Auto reset time tRTN Min. |
|--------------|------------------|------------------|-------------------------------------------|---------------------------|
| Write / Read | 0                | 0                | 4096 Hz / Once per 244.14 $\mu$ s         | 122 $\mu$ s               |
|              | 0                | 1                | 64 Hz / Once per 15.625 ms                | 7.813 ms                  |
|              | 1                | 0                | *Default Second" update / Once per second | 7.813 ms                  |
|              | 1                | 1                | "Minute" update / Once per minute         | 15.1 ms                   |

- (1) tRTN is different with a source clock in automatic release time. TF is not cleared automatically.
- (2) Source clock of 1 Hz does not synchronize to update of a second. (It is a 1 Hz clock for timers)
- (3) Source clock 1/60 Hz synchronize in update of a minute.
- (4) A preset value, it is loaded with the first source clock of a timer counter after having set TE.
- (5) Therefore, two periods of source clocks are needed at the maximum till the first countdown starts after TE="1".



#### (2) TSTP (Timer STOP) bit

This bit controls the temporarily stopped of Timer Counter.

| TSTP         | Data | Description                                         |
|--------------|------|-----------------------------------------------------|
| Write / Read | 0    | Count down of the Timer Counter are continued Timer |
|              | 1    | Counter are stopped. (don't reset)                  |

#### (3) TRES (Timer Reset) bit

This bit can be employed like Watch Dog Timer function.

| TRES         | Data | Description                                  |
|--------------|------|----------------------------------------------|
| Write / Read | 0    | The Timer Counter is not affected            |
|              | 1    | Preset value is loaded to all Timer Counters |

#### (4) TE (Timer Enable) bit

This bit controls the start/stop setting for the wakeup timer interrupt function.

| TE | Data | Description                                                    |
|----|------|----------------------------------------------------------------|
|    | 0    | Preset value loaded to all Timer counter, and count-down stops |

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

|              |   |                                                                                                                                            |
|--------------|---|--------------------------------------------------------------------------------------------------------------------------------------------|
| Write / Read | 1 | Starts wakeup timer countdown<br>* The countdown that starts when the TE bit value changes from 0 to 1 always begins from the preset value |
|--------------|---|--------------------------------------------------------------------------------------------------------------------------------------------|

**(5) TF (Timer Flag) bit**

If set to 0 beforehand, this flag bit's value changes from "0" to "1" when a wakeup timer interrupt event has occurred. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

| TF    | Data | Description                                                                                                                                                               |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | The TF bit is cleared to zero to prepare for the next status detection<br>* Clearing this bit to zero does not enable the /INT low output status to be cleared (to Hi-Z). |
|       | 1    | Invalid (writing a 1 will be ignored)!                                                                                                                                    |
| Read  | 0    | Wakeup timer interrupt events are not detected.                                                                                                                           |
|       | 1    | Wakeup timer interrupt events are detected.<br>(Result is retained until this bit is cleared to zero.)                                                                    |

**(6) TIE (Timer Interrupt Enable) bit**

When a wakeup timer interrupt event occurs (when the TF bit value changes from "0" to "1"), this bit's value specifies whether an interrupt signal is generated (/INT status changes from Hi-Z to low) or is not generated (/INT status remains Hi-Z).

| TIE          | Data | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write / Read | 0    | 1) When a wakeup timer interrupt event occurs, an interrupt signal is not generated or is canceled (/INT status remains Hi-Z)<br>2) When a wakeup timer interrupt event occurs, the interrupt signal is canceled (/INT status changes from low to Hi-Z)<br>* Even when the TIE bit value is "0" another interrupt event may change the /INT status to low (or may hold /INT = L)                               |
|              | 1    | When a wakeup timer interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low)<br>* When a wakeup timer interrupt event has been generated low-level output from the /INT pin occurs only when the value of the control register's TIE bit is 1. Earliest 7.813 ms the interrupt occurs, the /INT status is automatically cleared (/INT status changes from low to Hi-Z). |

**● Wakeup Timer Start Timing**

Counting down of the wakeup timer value starts at the rising edge of the SCL signal that occurs when the TE value is changed from 0 to "1" (after bit "0" is transferred).





● **Wakeup Timer Interrupt Interval**

| Preset Value | Source clock  |                   |                 |                 |
|--------------|---------------|-------------------|-----------------|-----------------|
|              | 4096 Hz       | 64 Hz             | "Second" update | "Minute" update |
|              | TSEL1,0 = 0,0 | TSEL1,0 = 0,1     | TSEL1,0 = 1,0   | TSEL1,0 = 1,1   |
| 0            | -             | -                 | -               | -               |
| 1            | 244.14 µs     | 15.625 ms         | 1 s             | 1 min           |
| 2            | 488.28 µs     | 31.25 ms          | 2 s             | 2 min           |
| .            | .             | .                 | .               | .               |
| .            | .             | .                 | .               | .               |
| .            | .             | .                 | .               | .               |
| 41           | 10.010 ms     | 640.63 ms         | 41 s            | 41 min          |
| 82           | 20.020 ms     | 1.281 s           | 82 s            | 82 min          |
| 128          | 31.250 ms     | 2.000 s           | 128 s           | 128 min         |
| 192          | 46.875 ms     | 3.000 s           | 192 s           | 192 min         |
| 205          | 50.049 ms     | 3.203 s           | 205 s           | 205 min         |
| 320          | 78.125 ms     | 5.000 s           | 320 s           | 320 min         |
| 410          | 100.10 ms     | 6.406 s           | 410 s           | 410 min         |
| 640          | 156.25 ms     | 10.000 s          | 640 s           | 640 min         |
| 820          | 200.20 ms     | 12.813 s          | 820 s           | 820 min         |
| 1229         | 300.05 ms     | 19.203 s          | 1229 s          | 1229 min        |
| 1280         | 312.50 ms     | 20.000 s          | 1280 s          | 1280 min        |
| 1920         | 468.75 ms     | 30.000 s          | 1920 s          | 1920 min        |
| 2048         | 500.00 ms     | 32.000 s          | 2048 s          | 2048 min        |
| 2560         | 625.00 ms     | 40.000 s          | 2560 s          | 2560 min        |
| 3200         | 0.7813 s      | 50.000 s          | 3200 s          | 3200 min        |
| 3840         | 0.9375 s      | 60.000 s          | 3840 s          | 3840 min        |
| 4095         | 0.9998 s      | 63.984 s          | 4095 s          | 4095 min        |
| .            | .             | .                 | .               | .               |
| .            | .             | .                 | .               | .               |
| .            | .             | .                 | .               | .               |
| 16777215     | 4096 s        | 3 days,49 min.4 s | 194 days        | 32 years        |



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

## ● Wakeup Timer Interrupt Timing Chart



When a "1" is written to the TE bit, the wakeup timer countdown starts from the preset value.

A wakeup timer interrupt event starts a countdown based on the countdown period (source clock). When the count value changes from 01h to 00h, an interrupt event occurs.

After the interrupt event occurs, the counter automatically reloads the preset value and again starts to count down. (Repeated operation)

(1) When a wakeup timer interrupt event occurs, "1" is written to the TF bit.

(2) When the TF bit = "1" its value is retained until it is cleared to zero.

(3) If the TIE bit = 1 when a wakeup timer interrupt occurs, /INT pin output goes low.

If the TIE bit = 0 when a wakeup timer interrupt occurs, /INT pin output remains Hi-Z.

(4) Output from the /INT pin remains low during the tRTN period following each event, after which it is automatically cleared to Hi-Z status.

/INT is again set low when the next interrupt event occurs.

(5) When a 0 is written to the TE bit, the wakeup timer function is stopped and the /INT pin is set to Hi-Z status.

When /INT = low, the wakeup timer function is stopped. The tRTN period is the maximum amount of time before the /INT pin status changes from low to Hi-Z.

(6) As long as /INT = low, the /INT pin status does not change when the TF bit value changes from "1" to "0".

(7) When /INT = low, the /INT pin status changes from low to Hi-Z as soon as the TIE bit value changes from "1" to "0".



## 5. Time Update Interrupt Function

### ● Time Update Interrupt Function

The time update interrupt function generates interrupt events at one-second or one-minute intervals, according to the timing of the internal clock.

When an interrupt event occurs, the UF bit value becomes "1" and the /INT pin goes to low level to indicate that an event has occurred. (However, when a wakeup timer interrupt event has been generated, low-level output from the /INT pin occurs only when the value of the control register's UIE bit is "1". This /INT status is automatically cleared (/INT status changes from low level to Hi-Z) earliest 7.813 ms (fixed value) after the interrupt occurs.



### ● Related Registers for Time Update Interrupt

| Address | Function      | bit 7 | bit 6 | bit 5       | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|---------------|-------|-------|-------------|-------|-------|-------|-------|-------|
| 0D      | Control 1     | TEST  | WADA  | <b>USEL</b> | TE    | FSEL1 | FSEL0 | TSEL1 | TSEL0 |
| 0E      | Flag Register | ○     | ○     | <b>UF</b>   | TF    | AF    | ○     | VLF   | VDET  |
| 0F      | Control 2     | CSEL1 | CSEL0 | <b>UIE</b>  | TIE   | AIE   | ○     | ○     | RESET |

“○” indicates write-protected bits. A zero is always read from these bits.

Before entering settings for operations, we recommend writing a "0" to the UIE bit to prevent hardware interrupts from occurring inadvertently while entering settings.

When the RESET bit value is 1 time update interrupt events do not occur.

Although the time update interrupt function cannot be fully stopped, if "0" is written to the UIE bit, the time update interrupt function can be prevented from changing the /INT pin status to low.

#### USEL (Update Interrupt Select) bit

This bit is used to select "second" update or "minute" update as the timing for generation of time update interrupt events.

| USEL         | Data | Update interrupts      | Auto reset time tRTN |
|--------------|------|------------------------|----------------------|
| Write / Read | 0    | second update *Default | 500 ms               |
|              | 1    | minute update          | 7.813 ms Min.        |

#### (7) UF (Update Flag) bit

Once it has been set to "0", this flag bit value changes from "0" to "1" when a time update interrupt event occurs. When this flag bit = "1" its value is retained until a "0" is written to it.

| UF    | Data | Description                                                                                                                                  |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | The UF bit is cleared to zero to prepare for the next detection.<br>In time update interruption, even if UF is cleared, INT is not released. |
|       | 1    | Invalid (writing a 1 will be ignored)!                                                                                                       |
| Read  | 0    | Time update interrupt events are not detected                                                                                                |
|       | 1    | Time update interrupt events are detected<br>(The result is retained until this bit is cleared to zero)                                      |

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

#### (8) UIE (Update Interrupt Enable) bit

When a time update interrupt event occurs (UF bit value changes from "0" to "1"), this bit selects whether to generate an interrupt signal (/INT status changes from Hi-Z to low) or to not generate it (/INT status remains Hi-Z).

| UIE          | Data | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write / Read | 0    | <ul style="list-style-type: none"> <li>Does not generate an interrupt signal when a time update interrupt event occurs (/INT remains Hi-Z).</li> <li>Cancels interrupt signal triggered by time update interrupt event (/INT changes from low to Hi-Z).</li> <li>Even when the UIE bit value is "0" another interrupt event may change the /INT status to low (or may hold /INT = L).</li> </ul>                                       |
|              | 1    | <ul style="list-style-type: none"> <li>When a time update interrupt event occurs, an interrupt signal is generated (/INT status changes from Hi-Z to low).</li> <li>When a time update interrupt event occurs, low-level output from the /INT pin occurs only when the UIE bit value is "1". Earliest 7.813 ms after the interrupt occurs, the /INT status is automatically cleared (/INT status changes from low to Hi-Z).</li> </ul> |

#### ● Time Update Interrupt Function Timing Chart



Figure 19 Update Interrupt Timing Chart

- (1) A time update interrupt event occurs when the internal clock's value matches either the second update time or the minute update time. The USEL bit's specification determines whether it is the second update time or the minute update time that must be matched.
- (2) When a time update interrupt event occurs, the UF bit value becomes "1".
- (3) When the UF bit value is "1" its value is retained until it is cleared to zero.
- (4) When a time update interrupt occurs, /INT pin output is low if UIE = "1". If UIE = "0" when a timer update interrupt occurs, the /INT pin status remains Hi-Z.
- (5) Each time an event occurs, /INT pin output is low only up to the tRTN time (which is fixed as 7.813 ms for time update interrupts) after which it is automatically cleared to Hi-Z. /INT pin output goes low again when the next interrupt event occurs.
- (6) As long as /INT = low, the /INT pin status does not change, even if the UF bit value changes from "1" to "0".
- (7) When /INT = low, the /INT pin status changes from low to Hi-Z as soon as the UIE bit value changes from "1" to "0".

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## 6. Temperature Compensation Function

### ● Temperature Compensation Function

During the production process of the RTC, we are programming the individual characteristics of the built-in crystal into the non-volatile memory of the RTC. The build-in temperature sensor measures the actual temperature of the module and compensates the oscillation frequency of the crystal oscillator using the stored compensation data. This way not only the time information is temperature compensated, but as well the FOUT signal, even when outputting 32.768 kHz. This function works in the supply voltage range V<sub>TEM</sub>.

### ● Related Registers for Temperature Compensation Function

| Address | Function  | bit 7        | bit 6        | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|-----------|--------------|--------------|-------|-------|-------|-------|-------|-------|
| 0F      | Control 2 | <b>CSEL1</b> | <b>CSEL0</b> | UIE   | TIE   | AIE   | ○     | ○     | RESET |

#### (1) CSEL1, CSEL0 (Compensation Interval Select 1, 0) bit

This bit sets an interval of a temperature compensation operation.

Current consumption decreases when increasing the Compensation Interval by means CSEL1, 0. CSEL1, 0 is set at the time of initial power-up to ("0", "1").

| CSEL0,1      | CSEL1 | CSEL0 | Compensation interval |
|--------------|-------|-------|-----------------------|
| Write / Read | 0     | 0     | 0.5 s                 |
|              | 0     | 1     | 2.0 s (Default)       |
|              | 1     | 0     | 10 s                  |
|              | 1     | 1     | 30 s                  |

Even if the power supply voltage falls below V<sub>TEM</sub> and a VDET bit is set to "1", the temperature compensation operation is performed again if the supply voltage raises above V<sub>TEM</sub>.

## 7. Device ID

| Address | Function  | bit 7           | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | Init | Write |
|---------|-----------|-----------------|-------|-------|-------|-------|-------|-------|-------|------|-------|
| 20      | Device ID | Do not to write |       |       |       |       |       |       |       | 00h  | R     |

**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## 8. Backup Function 1

| Address | Function          | bit 7 | bit 6 | bit 5 | bit 4 | bit 3    | bit 2  | bit 1   | bit 0   | Init | Write |
|---------|-------------------|-------|-------|-------|-------|----------|--------|---------|---------|------|-------|
| 18      | Backup Function 1 | ○     | ○     | ○     | ○     | VDET OFF | SW OFF | BK SMP1 | BK SMP0 | 00h  | R/W   |

After power on reset, VDETOFF=0, SWOFF= 0, BKSMP0=0, BKSMP1=0 are set as default value. So 1sec after power on reset, VDD voltage is detected and goes to Normal Mode (VDET3 < VDD) or Backup Mode ( VDD  $\leq$  VDET3 ).

The duration of VDD voltage detection is controlled by means of BKSMP0-bit, BKSMP1-bit and can be set to be 2msec, 16msec, 128sec or 256msec. VDD voltage is detected at the end of this time, so at the falling edge of the comparator ON signal.

SWOFF (SwitchOFF): The software control bit for the switch K1 between Vdd and the kernel power Vcore. The default value is 0, 1 - switch off, 0 - switch on.

| VDD detector | VDET OFF | SW OFF | BKSMP1 | BKSMP0 | VDET3 Samplingperiod | Pch-Switch ON/OFF | Remarks                                     |
|--------------|----------|--------|--------|--------|----------------------|-------------------|---------------------------------------------|
| ON           | 0        | X      | 0      | 0      | 2ms                  | 2ms OFF           | VDETOFF:0,BKSMP1:0, BKSMP0:0 default        |
|              |          |        | 0      | 1      | 16ms                 | 16ms OFF          |                                             |
|              |          |        | 1      | 0      | 128ms                | 128ms OFF         |                                             |
|              |          |        | 1      | 1      | 256ms                | 256ms OFF         |                                             |
| OFF          | 1        | 0      | X      | X      | OFF                  | ON                | VDD and Vcore short circuit via Pch- switch |
|              |          | 1      | X      | X      | OFF                  | OFF               | VDD connected via diode to Vcore            |

X = Don't care.

## 9. Backup Function 2

| Address | Function          | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2  | bit 1 | bit 0 | int | R/W |
|---------|-------------------|-------|-------|-------|-------|-------|--------|-------|-------|-----|-----|
| 21      | Backup Function 2 | ○     | ○     | ○     | ○     | ○     | VBATSW | ○     | ○     | 00h | R/W |

- (1) A built-in P-ch switch located between the internal power supply of the chip VCORE and the backup power supply pin "VBAT".
- (2) VBATSW: Battery power switch K2 software control bit: 0 - switch on, 1 - switch off. The default state is 0.
- (3) VBATSW=0: VCORE and VBAT short circuit via Pch- switch.
- (4) VBATSW=1: VCORE connected via diode to VBAT



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

## 10. Frequency offset

| Address | Function               | bit 7           | bit 6           | bit 5 | bit 4 | bit 3 | bit 2 | bit 1         | bit 0         | int | R/W |
|---------|------------------------|-----------------|-----------------|-------|-------|-------|-------|---------------|---------------|-----|-----|
| 25      | Frequency offset Ctr01 | ○               | ○               | ○     | ○     | ○     | ○     | offset step 1 | offset step 0 | 00h | R/W |
| 26      | Frequency offset Ctr02 | enable offset 1 | enable offset 0 | F5    | F4    | F3    | F2    | F1            | F0            | 00h | R/W |

- Adjustment range

| Frequency offset                          |                                            | Default |
|-------------------------------------------|--------------------------------------------|---------|
| enable/disable Frequency offset           |                                            |         |
| enable offset 1, enable offset 0=00/01/10 | disable Freq offset                        | ✓       |
| enable offset 1, enable offset 0=11       | enable Freq offset                         |         |
| Frequency offset step                     |                                            |         |
| offset step 1, offset step 0=00/01/10     | default step=0.2x10 <sup>-6</sup>          | ✓       |
| offset step 1, offset step 0=11           | double accuracy, step=0.1x10 <sup>-6</sup> |         |

- Adjustment amount and adjustment value

0x26 F5~F0 data bits, offset step 1, offset step 0=00/01/10

| ofst<5:0> | Freq    | ofst<5:0> | Freq    |
|-----------|---------|-----------|---------|
| 00 0000   | 0ppm    | 11 1111   | +0.2ppm |
| 00 0001   | -0.2ppm | 11 1110   | +0.4ppm |
| 00 0010   | -0.4ppm | 11 1101   | +0.6ppm |
| ...       | ...     | ...       | ...     |
| 01 1111   | -6.4ppm | 10 0000   | +6.4ppm |

0x26 F5~F0 data bits, offset step 1, offset step 0=11

| ofst<5:0> | Freq    | ofst<5:0> | Freq    |
|-----------|---------|-----------|---------|
| 00 0000   | 0ppm    | 11 1111   | +0.1ppm |
| 00 0001   | -0.1ppm | 11 1110   | +0.2ppm |
| 00 0010   | -0.2ppm | 11 1101   | +0.3ppm |
| ...       | ...     | ...       | ...     |
| 01 1111   | -3.2ppm | 10 0000   | +3.2ppm |

**Note:**

The Frequency offset register affects the frequency stability. Please be careful if you adjust it.

The offset function is effective for frequency adjustment at the normal temperature.

The single adjustment amount of 0.2ppm is approximate value.

## 11. Sub SEC

| Address | Function  | bit 7        | bit 6 | bit 5 | bit 4        | bit 3 | bit 2 | bit 1 | bit 0 | int | R/W |
|---------|-----------|--------------|-------|-------|--------------|-------|-------|-------|-------|-----|-----|
| 27      | Sub SEC 0 | Sub SEC[7:0] |       |       |              |       |       |       | /     |     | R   |
| 28      | Sub SEC 1 | Reserved     |       |       | Sub SEC[9:8] |       |       | /     |       | /   |     |

Sub SEC[9:0] step=1/1024s



## Backup and Recovery



- (1) This circuit is sensitive to power supply noise and supply voltage should be stabilized to avoid negative impact on the accuracy.
- (2) tR1 is needed for a proper power-on reset. If this power-on condition cannot be kept, it is necessary to send an initialization routine to the RTC by software.
- (3) In case of repeated ON / OFF of the power supply within short term, it is possible that the power-on reset becomes unstable.
- (4) After power-OFF, keep V<sub>DD</sub> = GND for more than 10 seconds for a proper power-on reset. When it is impossible, please initialize the RTC by the software.
- (5) As for the communication of I<sup>2</sup>C-Bus, completion of less than 1 second is recommended.
- (6) If such communication requires 2 seconds (Max.) or longer, the I<sup>2</sup>C-Bus interface is reset by the internal bus timeout function.
- (7) tR2 is specifications for an oscillation not to stop. Some clocks are not output by an FOUT terminal.
- (8) When bus-time-out occur, SDA turns to Hi-Z input mode. readout data of a clock is stable anytime, and there isn't contradiction.
- (9) And it does not occur that data of a clock delay even if access time is prolonged.

| Item                                           | Symbol | Condition                                  | MIN | TYP | MAX | Unit   |
|------------------------------------------------|--------|--------------------------------------------|-----|-----|-----|--------|
| Power supply rise time1                        | tR1    | V <sub>DD</sub> = V <sub>SS</sub> ~ 5.5 V  | 1   |     | 10  | ms / V |
| Access wait time (after initial power on)      | tCL    | After V <sub>DD</sub> = V <sub>DET</sub>   | 30  |     |     | ms     |
| Power supply fall time                         | tF     | V <sub>DD</sub> = 5.5 V ~ V <sub>DET</sub> | 100 |     |     | μs / V |
| Power supply rise time                         | tR2    | V <sub>DD</sub> = V <sub>DET</sub> ~ 5.5 V | 15  |     |     | μs / V |
| Setup time from finish of I <sup>2</sup> C-Bus | tCD    | Before V <sub>DD</sub> = V <sub>DET</sub>  | 0   |     |     | μs     |



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

### ● About Access at the Time of Backup Return and Initial Power Supply

- (1) Because most of RTC registers are synchronized with the oscillation clock of the built-in crystal oscillator, the RTC does not work normally without the integrated oscillator having stabilized. Please initialize the RTC at the time the power supply voltage returns (VLF = 1) after the oscillation has stabilized (after oscillation start time tSTA).
- (2) If intending to access the RTC after the main supply voltage returns, please note following points: Please begin to read VLF-bit first.
- (3) If VLF-bit returns "1", please initialize all registers. Please perform initial setting only tSTA (oscillation start time), when the built-in oscillation is stable.
- (4) Access is prohibited about 30 ms, from the VCLK voltage. VCLK (clock supply voltage ( $V_{DD} > 1.5$  V)). If VLF-bit returns "0", access is possible without waiting time.
- (5) Before the internal crystal oscillator has stabilized (tSTA), no clock operation is possible, and time is not counted.



**RSM**

www.raystar-tek.com

**RS4TC3178**  
Temperature Compensated Real Time Clock

## I2C-Bus Interface

### ● Overview

The I2C-Bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination of these two signals is used to transmit and receive communication start/stop signals, data transfer signals, acknowledge signals, and so on.

Both the SCL and SDA signals are held at high level whenever communications are not being performed.

The starting and stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level.

During data transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the data is output while the SCL line is at high level.

The I2C-Bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its slave address matches the slave address in the received data. In either case, the data is transferred via the SCL line at a rate of one bit per clock pulse.

Slave addresses have a fixed length of 7 bits. The slave address is **[0110010]**.

An R/W bit ("\*" above) is added to each 7-bit slave address during 8-bit transfers.

| bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | R/W                   |
|------|------|------|------|------|------|------|-----------------------|
| 0    | 1    | 1    | 0    | 0    | 1    | 0    | 1 = Read<br>0 = Write |
|      |      |      |      |      |      |      |                       |
|      |      |      |      |      |      |      |                       |

### ● System Configuration

All ports connected to the I2C-Bus must be either open drain or open collector ports in order to enable "AND- connections" to multiple devices.

SCL and SDA are both connected to the VDD line via a pull-up resistance. Consequently, SCL and SDA are both held at high level when the bus is released (when communication is not being performed).

Any device that controls the data transmission and data reception is defined as a "Master". And any device that is controlled by a master device is defined as a "Slave".

The device transmitting data is defined as a "Transmitter" and the device receiving data is defined as a "receiver"

In the case of this RTC module, controllers such as a CPU are defined as master devices and the RTC module is defined as a slave device. When a device is used for both transmitting and receiving data, it is defined as either a transmitter or receiver depending on these conditions.

### ● Read mode

In this mode, the master reads the slave after setting the slave address. Following the write mode control bit (R/W = 0) and the acknowledge bit, the word address An is written to the on-chip address pointer. Next the START condition and slave address are repeated, followed by the READ mode control bit (R/W = 1). At this point, the

master transmitter becomes the master receiver. The data byte which was addressed will be transmitted and the master receiver will send an acknowledge bit to the slave transmitter. The address pointer is only incremented on reception of an acknowledge bit.

The slave transmitter will now place the data byte at address An + 1 on the bus. The master receiver reads and acknowledges the new byte and the address pointer is incremented to An + 2.

This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter.



**Figure 6 Read Mode Sequence**



**RSM**

www.raystar-tek.com

**RS4TC3178**

Temperature Compensated Real Time Clock

### ● Write mode

In this mode the master transmitter transmits to the slave receiver. Following the START condition and slave address, a logic '0' (R/W = 0) is placed on the bus and indicates to the addressed device that word address  $A_n$  will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte.



**Figure 7 Write Mode Sequence**

## Application Circuit



#### Note 1: Pull-up resistor connections for SCL, SDA, /INT and FOUT

- (1) SCL、SDA、/INT and FOUT Connect to the system-power supply.
- (2) Install 2 bypass condensers in nearest position of a limit to pin of both VDD and VBAT.

**Note 2: Use a non-rechargeable battery or rechargeable battery**

- (1) When using a **non-rechargeable battery**, be sure to use a diode. Contact the battery manufacturer for details regarding applied resistance values.
- (2) A diode is **not** required when using a **rechargeable battery**

**Note 3: Diodes K1 and K2 inside the chip can respectively replace Diode1 and Diode2**

- (1) This means that when the backup power source is a [non-rechargeable battery](#), 0x21 can be set to 04 and Diode2 should be removed.
- (2) When the backup power source is a [rechargeable battery](#), 0x21 can be set to 00 and Diode2 should be removed.
- (3) The default value of 0x21 is 00.

#### **Note 4: Applications with VDD voltage lower than 2.5V**

(1) When the VDD voltage is less than 2.5V (for example, when VDD = 1.8V is used), VDD should be connected to VBAT, or set `0x18 = 08`, and add `Diode1`.



## Package Information

SOP8

| <b>Symbol</b> | <b>Dimensions In Millimeters</b> |             | <b>Dimensions In Inches</b> |             |
|---------------|----------------------------------|-------------|-----------------------------|-------------|
|               | <b>Min.</b>                      | <b>Max.</b> | <b>Min.</b>                 | <b>Max.</b> |
| A             | —                                | 2.150       | —                           | 0.085       |
| A1            | 0.050                            | 0.250       | 0.002                       | 0.010       |
| A2            | 1.700                            | 1.900       | 0.067                       | 0.075       |
| b             | 0.350                            | 0.500       | 0.014                       | 0.020       |
| c             | 0.100                            | 0.250       | 0.004                       | 0.010       |
| D             | 5.130                            | 5.330       | 0.202                       | 0.210       |
| E             | 7.700                            | 8.100       | 0.303                       | 0.319       |
| E1            | 5.180                            | 5.380       | 0.204                       | 0.212       |
| e             | 1.270(BSC)                       |             | 0.050(BSC)                  |             |
| L             | 0.500                            | 0.850       | 0.020                       | 0.033       |
| $\theta$      | 0°                               | 8°          | 0°                          | 8°          |



Note:

1. All dimensions are in mm. Angels in degrees.
2. Dimensions exclude burrs, mold flash or protrusions.
3. Refer Jedec MS-012



RSM SOP8 208mil(S08)  
Raystar Microelectronics Technology Inc.



## Revision History

| Revision | Description     | Date       |
|----------|-----------------|------------|
| 1.0      | Initial Release | 2025/12/25 |