

# **Features**

- Seven single-ended LVCMOS outputs, 30Ω output impedance
- Three LVPECL differential output pairs.
- One LVPECL (QA, nQA) output pair:156.25MHz
- Two selectable LVPECL output pairs (QB, nQB and QC, nQC): 100MHz and 125MHz
- One single-ended LVCMOS (QD0) 33.33MHz CPU clock
- Selectable external crystal or single-ended input source
- Crystal oscillator interface designed for 25MHz, parallel resonant crystal
- Provides low jitter, high frequency output
- VCO frequency: 2.5GHz
- RMS phase jitter @ 125MHz, using a 25MHz crystal (12kHz – 20MHz): 0.256ps (Typ.)
- Power supply noise rejection PSNR: -80dB
- 3.3V supply voltage
- -40°C to 125°C ambient operating temperature
- AEC-Q 100 qualified, Automotive Grade 1 support; PPAP capable, and manufactured in IATF 16949 certified facilities
- Lead-free (RoHS 6) packaging

# **Applications**

- PCI-e system
- Switch, Router
- 10Gb Ethernet network
- Communication system
- Automotive infotainment

# Description

The RS2CG571Q is a PLL based clock Generator for use in Ethernet applications. The device has optimal high clock frequency and low phase noise performance, combined with a low power consumption and high power supply noise rejection. Using RSM's latest PLL technology, the RS2CG571 achieves <0.3ps RMS phase jitter performance.

RS2CG571 can synthesize 100MHz, 125MHz, 156.25MHz and a low frequency 33.33MHz CPU clock from a single device. Six LVCMOS outputs also serve as

additional buffering of the 25MHz crystal reference.

# **Order information**

| Part Number  | Package  | Description    |
|--------------|----------|----------------|
| RS2CG571QZDE | TQFN-40L | 6mmX6mmx0.75mm |



# **Functional Block Diagram**





# **Pin Configuration**



# **Pin Descriptions**

| Pin Number                                             | Pin Name                                       | Ту     | ре       | Description                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------|------------------------------------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 10, 34                                              | VEE                                            | Power  |          | Negative supply pins.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2, 5, 11, 15,<br>16, 24,25,26,<br>28, 33,35, 39,<br>40 | Vcc                                            | Power  |          | Pins 2, 28, 33 – power supply for the 25MHz LVCMOS<br>outputs<br>Pin 5 – power supply for the crystal oscillator<br>Pins 11, 15, 26, 35 – power supply for the dividers and<br>other core circuitry<br>Pin 16 (vposO) – power supply for the differential LVPECL<br>outputs<br>Pin 24, 25 – power supply for the 33MHz LVCMOS output<br>Pin 39 – power supply for the digital logic<br>Pin 40 – power supply for the PLL |
| 3, 4,29,30,<br>31, 32                                  | QREF0, QREF1,<br>QREF2, QREF3,<br>QREF4, QREF5 | Output |          | Single-ended outputs. 3.3V LVCMOS/LVTTL reference levels.                                                                                                                                                                                                                                                                                                                                                                |
| 6,7                                                    | XTAL_IN, XTAL_OUT                              | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.                                                                                                                                                                                                                                                                                                                                       |
| 8                                                      | REFCLK                                         | Input  | Pulldown | Single-ended LVCMOS/LVTTL reference clock input.                                                                                                                                                                                                                                                                                                                                                                         |
| 9                                                      | REFSEL                                         | Input  | Pullup   | Reference select pin. When HIGH, selects crystal. When LOW, selects REFCLK. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                                                                                               |
| 12,13,14,36, 38                                        | NC                                             |        |          | No connect.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 17, 18                                                 | QA, nQA                                        | Output |          | 156.25MHz differential output. LVPECL interface levels.                                                                                                                                                                                                                                                                                                                                                                  |



| Pin Number | Pin Name  | Туре   |          | Description                                                                                            |
|------------|-----------|--------|----------|--------------------------------------------------------------------------------------------------------|
| 19, 20     | QB, nQB   | Output |          | 100MHz differential output. LVPECL interface levels.                                                   |
| 21, 22     | QC, nQC   | Output |          | 125MHz differential output. LVPECL interface levels.                                                   |
| 23         | QD0       | Output |          | 33.33MHz Single-ended output. 3.3V LVCMOS/LVTTL reference level.                                       |
| 27         | FREQSEL   | Input  | Pullup   | Frequency select pin. See Table 3B. LVCMOS/LVTTL interface level.                                      |
| 37         | FORCE_LOW | Input  | Pulldown | Forces the QD0 output into a low state. See<br>FORCE_LOW Function Table. LVCMOS/LVTTL interface level. |

# **Pin Characteristics**

| Symbol                | Parameter                                                   |  | Test Conditions        | MIN | TYP | MAX | Units |
|-----------------------|-------------------------------------------------------------|--|------------------------|-----|-----|-----|-------|
| C <sub>IN</sub>       | Input Capacitance                                           |  | Crystal Not Included   |     | 2   |     | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance QD0,<br>per output) QREF[0:5] |  | V <sub>CC</sub> = 3.6V |     | 6   |     | pF    |
| RPULLUP               | Input Pullup Resistor                                       |  |                        |     | 51  |     | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                                     |  |                        |     | 51  |     | kΩ    |
| ROUT                  | Output Impedance QD0,<br>QREF[0:5]                          |  |                        |     | 30  |     | Ω     |

# **Function Tables**

#### **REFSEL Function table**

| REFSEL      | Input Source |
|-------------|--------------|
| 0           | REFCLK       |
| 1 (default) | OSC          |

## FREQSEL Function Table

| FREASE          | Output Frequency (MHz) |         |  |  |  |
|-----------------|------------------------|---------|--|--|--|
| FREQSEL         | QB, nQB                | QC, nQC |  |  |  |
| 0               | 125                    | 125     |  |  |  |
| 1               | 100                    | 100     |  |  |  |
| Float (default) | 125                    | 100     |  |  |  |

#### FORCE\_LOW Function Table

|             | Output Frequency (MHz) |
|-------------|------------------------|
| FORCE_LOW   | QD0                    |
| 0 (default) | 33.33                  |
| 1           | Disabled               |



## **Absolute Maximum Ratings**

Exposure to absolute Max rating conditions for extended periods may affect product reliability. Stresses beyond those listed under Absolute Max Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied.

| Parameter                                                                 | MIN  | MAX       | Units |
|---------------------------------------------------------------------------|------|-----------|-------|
| Supply Voltage, VCC                                                       | 3    | 3.6       | V     |
| Inputs                                                                    | -0.5 | VCC + 0.5 | V     |
| XTAL_IN                                                                   | 0    | 2         |       |
| Outputs, IO (LVCMOS)                                                      | -0.5 | VCC + 0.5 | V     |
| Outputs, IO (LVPECL)<br>Continuous Current<br>Surge Current Surge Current |      | 50<br>100 | mA    |
| Package Thermal Impedance, θJA                                            |      | 37.7      | °C /W |
| Max Junction Temperature, TJMAX                                           |      | 150       | °C    |
| Storage Temperature, TSTG                                                 | -65  | 150       | °C    |

# **Recommended Operating Condition**

| Symbol | Parameter               | MIN | TYP | MAX | Units |
|--------|-------------------------|-----|-----|-----|-------|
| TA     | Ambient air temperature | -40 |     | 125 | °C    |

Note 1: It is the user's responsibility to ensure that device junction temperature remains below the Max allowed;

Note 2: All conditions in the table must be met to guarantee device functionality.

Note3: The device is verified to the Max operating junction temperature through simulation.

# Thermal Resistance θ<sub>JA</sub> for TQFN-40L Forced Convection

| Meters per Second                           | 0      | 1      | 2.5    |  |
|---------------------------------------------|--------|--------|--------|--|
| Multi-Layer PCB, JEDEC Standard Test Boards | 38°C/W | 31°C/W | 29°C/W |  |



## **DC Electrical Characteristics**

#### Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 0.3V$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $125^{\circ}C$

| Symbol | Parameter            | Test Conditions | MIN | ТҮР | MAX | Units |
|--------|----------------------|-----------------|-----|-----|-----|-------|
| VCC    | Power Supply Voltage |                 | 3.0 | 3.3 | 3.6 | V     |
| IEE    | Power Supply Current | No Load         |     |     | 250 | mA    |

#### LVCMOS/LVTTL DC Characteristics, VCC = $3.3V \pm 0.3V$ , TA = $-40^{\circ}$ C to $125^{\circ}$ C

| Symbol          | Parar                   | neter                            | Test Conditions                          | MIN                      | TYP | МАХ                      | Units |
|-----------------|-------------------------|----------------------------------|------------------------------------------|--------------------------|-----|--------------------------|-------|
| VIH             | Input High Voltage      | REFSEL,<br>FORCE_LOW             |                                          | 2                        |     | V <sub>CC</sub> + 0.3    | v     |
|                 |                         | FREQSEL                          |                                          | V <sub>CC</sub> - 0.4    |     |                          | V     |
| VIL             | Input Low Voltage       | REFSEL,<br>FORCE_LOW             |                                          | -0.3                     |     | 0.8                      | v     |
|                 |                         | FREQSEL                          |                                          |                          |     | 0.4                      | V     |
| $\vee_{IM}$     | Input Medium<br>Voltage | FREQSEL                          |                                          | V <sub>CC</sub> /2 - 0.1 |     | V <sub>CC</sub> /2 + 0.1 | V     |
| Чн              | Input High              | REFCLK,<br>FREQSEL,<br>FORCE_LOW | VCC = 3.6V<br>VIN = 3.6V                 |                          |     | 150                      | μA    |
|                 | Current                 | REFSEL                           | VCC = 3.6V<br>VIN = 3.6V                 |                          |     | 5                        | μA    |
| Ι <sub>ΙL</sub> | Input Low               | REFCLK,<br>FORCE_LOW             | VCC = 3.6V<br>VIN = 0V                   | -5                       |     |                          | μA    |
| ΥL              | Current                 | REFSEL,<br>FREQSEL               | VCC = 3.6V<br>VIN = 0V                   | -150                     |     |                          | μA    |
| VOH             | Output High Voltage;    | Note 1                           | $V_{CC} = 3.3 \text{V} \pm 0.3 \text{V}$ | 2.3                      |     |                          | V     |
| VOL             | Output Low Voltage; I   | Note 1                           | $V_{CC} = 3.3V \pm 0.3V$                 |                          |     | 0.8                      | V     |

NOTE 1: Outputs terminated with 500 to Vcc/2. See Parameter Measurement Information, Output Load Test Circuit diagrams.

## LVPECL DC Characteristics, V<sub>CC</sub> = $3.3V \pm 0.3V$ , V<sub>EE</sub> = 0V, T<sub>A</sub> = $-40^{\circ}C$ to $125^{\circ}C$

| Symbol | Parameter                         | Test Conditions | MIN                   | ТҮР | MAX       | Units |
|--------|-----------------------------------|-----------------|-----------------------|-----|-----------|-------|
| VOH    | Output High Voltage; Note 1       |                 | V <sub>CC</sub> – 1.4 |     | VCC - 0.8 | V     |
| VOL    | Output Low Voltage; Note 1        |                 | VCC - 2.0             |     | VCC – 1.6 | V     |
| VSWING | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |     | 1.0       | V     |

Note 1: Outputs terminated with 50ohm V<sub>CC</sub> – 2V

#### **Crystal Characteristics**

| Parameter                          | Test Conditions | MIN         | TYP | MAX | Units |
|------------------------------------|-----------------|-------------|-----|-----|-------|
| Mode of Oscillation                |                 | Fundamental |     |     |       |
| Frequency                          |                 |             | 25  |     | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |     | 50  | Ω     |
| Shunt Capacitance                  |                 |             |     | 7   | pF    |



## **AC Electrical Characteristics**

#### LVPECL AC Characteristics, V<sub>CC</sub> = $3.3V \pm 0.3V$ , V<sub>EE</sub> = 0V, T<sub>A</sub> = $-40^{\circ}$ C to $125^{\circ}$

| Symbol                          | Pa                                          | rameter                             | Test Conditions                                                             | MIN | ТҮР   | MAX    | Units |
|---------------------------------|---------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------|-----|-------|--------|-------|
| <sup>f</sup> IN                 | Input                                       | Frequency                           |                                                                             |     | 25    |        | MHz   |
| fout                            | Outpu                                       | t Frequency                         |                                                                             | 100 |       | 156.25 | MHz   |
|                                 | tjit(θ) RMS Phase Jitter<br>(Random) Note 1 |                                     | 156.25MHz fOUT, 25MHz crystal<br>Integration Range:12kHz – 20MHz            |     | 0.233 |        | ps    |
| tjit(θ)                         |                                             |                                     | 125MHz f <sub>OUT</sub> , 25MHz crystal<br>Integration Range: 12kHz – 20MHz |     | 0.260 |        | ps    |
|                                 |                                             |                                     | 100MHz f <sub>OUT</sub> , 25MHz crystal<br>Integration Range: 12kHz – 20MHz |     | 0.299 |        | ps    |
| tsk(o)                          | Output S                                    | kew; Note 2, 3                      | Measured on the Rising Edge                                                 |     |       | 40     | ps    |
| PSNR                            | Power<br>Supply                             | Pin40(V <sub>CC</sub> )             | From DC to 8MHz,<br>FORCE_LOW = HIGH                                        |     | -75   |        | dB    |
|                                 | Noise<br>Reduction Pin40(VCC)               | From DC to 3MHz,<br>FORCE_LOW = LOW |                                                                             | -80 |       | dB     |       |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                       |                                     | 20% to 80%                                                                  | 150 |       | 550    | ps    |
| ODC                             | Output Duty Cy                              | ycle                                |                                                                             | 48  |       | 52     | %     |

Note: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established

when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet

specifications after thermal equilibrium has been reached under these conditions

Note 1: Refer to the Phase Noise Plot.

Note 2: This parameter is defined in accordance with JEDEC Standard 65.

Note 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints

#### AC Characteristics for Single Side Band Power Levels (LVPECL Outputs)

 $V_{CC} = 3.3V \pm 0.3V$ ,  $V_{EE} = 0V$ ,  $T_A = 25^{\circ}C$ 

| Symbol                | Parameter                                           | Test Conditions          | MIN | ТҮР  | MAX | Units  |
|-----------------------|-----------------------------------------------------|--------------------------|-----|------|-----|--------|
| Φ <sub>N</sub> (1k)   | Single-side band phase noise,<br>1kHz from Carrier  |                          |     | -122 |     | dBc/Hz |
| Φ <sub>N</sub> (10k)  | Single-side band phase noise, 10kHz from Carrier    |                          |     | -133 |     | dBc/Hz |
| Φ <sub>N</sub> (100k) | Single-side band phase noise, 100kHz from Carrier   | 156.25MHz,               |     | -136 |     | dBc/Hz |
| Φ <sub>N</sub> (1M)   | Single-side band phase noise,<br>1MHz from Carrier  | 33.33MHz Output disabled |     | -142 |     | dBc/Hz |
| Φ <sub>N</sub> (10M)  | Single-side band phase noise, 10MHz from Carrier    |                          |     | -155 |     | dBc/Hz |
| Φ <sub>N</sub> (20M)  | Single-side band phase noise, 20MHz from Carrier    |                          |     | -156 |     | dBc/Hz |
| Φ <sub>N</sub> (1k)   | Single-side band phase noise,<br>1kHz from Carrier  | 125MHz,                  |     | -125 |     | dBc/Hz |
| Φ <sub>N</sub> (10k)  | Single-side band phase noise,<br>10kHz from Carrier | 33.33MHz Output disabled |     | -135 |     | dBc/Hz |



| Φ <sub>N</sub> (100k) | Single-side band phase noise,<br>100kHz from Carrier |                                     | -138 | dBc/Hz |
|-----------------------|------------------------------------------------------|-------------------------------------|------|--------|
| Φ <sub>N</sub> (1M)   | Single-side band phase noise,<br>1MHz from Carrier   |                                     | -144 | dBc/Hz |
| Φ <sub>N</sub> (10M)  | Single-side band phase noise, 10MHz from Carrier     |                                     | -155 | dBc/Hz |
| Φ <sub>N</sub> (20M)  | Single-side band phase noise, 20MHz from Carrier     |                                     | -156 | dBc/Hz |
| Φ <sub>N</sub> (1k)   | Single-side band phase noise,<br>1kHz from Carrier   |                                     | -126 | dBc/Hz |
| Φ <sub>N</sub> (10k)  | Single-side band phase noise,<br>10kHz from Carrier  | 100MHz,<br>33.33MHz Output disabled | -136 | dBc/Hz |
| Φ <sub>N</sub> (100k) | Single-side band phase noise,<br>100kHz from Carrier |                                     | -139 | dBc/Hz |
| Φ <sub>N</sub> (1M)   | Single-side band phase noise,<br>1MHz from Carrier   |                                     | -145 | dBc/Hz |
| Φ <sub>N</sub> (10M)  | Single-side band phase noise, 10MHz from Carrier     |                                     | -154 | dBc/Hz |
| Φ <sub>N</sub> (20M)  | Single-side band phase noise, 20MHz from Carrier     |                                     | -154 | dBc/Hz |

Note: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

#### **LVCMOS AC Characteristics,** $V_{CC} = 3.3V \pm 0.3V$ , $T_A = -40^{\circ}C$ to $125^{\circ}C$

| Symbol                          | Parameter                       |            | Test Conditions                                                              | MIN   | ТҮР   | MAX | Units |
|---------------------------------|---------------------------------|------------|------------------------------------------------------------------------------|-------|-------|-----|-------|
| fIN                             | Input Frequency                 |            |                                                                              |       | 25    |     | MHz   |
| fout                            | Output Frequency                | ,          |                                                                              | 33.33 |       | 50  | MHz   |
|                                 | RMS Phase Jitter                | (Random)   | 33.33MHz fOUT, 25MHz crystal<br>Integration Range:<br>12kHz – 5MHz           |       | 0.213 |     | ps    |
| tjit(θ)                         | NOTE 1                          |            | 25MHz f <sub>OUT</sub> , 25MHz crystal<br>Integration Range:<br>12kHz – 5MHz |       | 0.120 |     | ps    |
| tsk(o)                          | Output Skew;<br>NOTE 2, 3       | QREF[0:5]  | Measured on the Rising Edge                                                  |       |       | 50  | ps    |
| PSNR                            | Power Supply<br>Noise Reduction | Pin4,(VCC) | From DC to 6.25MHz                                                           |       | -80   |     | dB    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time           |            | 20% to 80%                                                                   |       | 700   |     | ps    |
| ODC                             | Output Duty Cycle               |            |                                                                              | 48    |       | 52  | %     |

Note: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions

Note 1: Refer to the Phase Noise Plot.

Note 2: This parameter is defined in accordance with JEDEC Standard 65.

Note 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{CC}/2$ .



# AC Characteristics for Single Side Band Power Levels (LVCMOS Outputs)

 $V_{CC} = 3.3V \pm 0.3V$ ,  $V_{EE} = 0V$ ,  $T_A = 25^{\circ}C$ 

| Symbol                | Parameter                                            | Test Conditions | MIN | TYP  | MAX | Units  |
|-----------------------|------------------------------------------------------|-----------------|-----|------|-----|--------|
| Φ <sub>N</sub> (1k)   | Single-side band phase noise,<br>1kHz from Carrier   |                 |     | -136 |     | dBc/Hz |
| Ф <sub>N</sub> (10k)  | Single-side band phase noise, 10kHz from Carrier     |                 |     | -146 |     | dBc/Hz |
| Ф <sub>N</sub> (100k) | Single-side band phase noise,<br>100kHz from Carrier | 33.33MHz        |     | -150 |     | dBc/Hz |
| Φ <sub>N</sub> (1M)   | Single-side band phase noise,<br>1MHz from Carrier   |                 |     | -156 |     | dBc/Hz |
| Φ <sub>N</sub> (5M)   | Single-side band phase noise,<br>5MHz from Carrier   |                 |     | -164 |     | dBc/Hz |
| Φ <sub>N</sub> (1k)   | Single-side band phase noise,<br>1kHz from Carrier   |                 |     | -143 |     | dBc/Hz |
| Ф <sub>N</sub> (10k)  | Single-side band phase noise, 10kHz from Carrier     |                 |     | -153 |     | dBc/Hz |
| Φ <sub>N</sub> (100k) | Single-side band phase noise,<br>100kHz from Carrier | 25MHz           |     | -159 |     | dBc/Hz |
| Φ <sub>N</sub> (1M)   | Single-side band phase noise,<br>1MHz from Carrier   |                 |     | -160 |     | dBc/Hz |
| Φ <sub>N</sub> (5M)   | Single-side band phase noise,<br>5MHz from Carrier   |                 |     | -160 |     | dBc/Hz |

Note: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

### Typical Phase Noise at 25MHz (LVCMOS Output)





#### Typical Phase Noise at 33.33MHz (LVCMOS Output)



### Typical Phase Noise at 100MHz (LVPECL Output)





#### Typical Phase Noise at 125MHz (LVPECL Output)



### Typical Phase Noise at 156.25MHz (LVPECL Output)





## **Parameter Measurement Information**



## LVPECL Output Load AC Test Circuit



Phase Jitter



**LVPECL Output Skew** 



LVCMOS Output Load AC Test Circuit







LVCMOS Output Rise/Fall Time



LVPECL Output Rise/Fall Time





LVCMOS Output Duty Cycle/Pulse Width/Period



LVPECL Output Duty Cycle/Pulse Width/Period



## **Applications Information**

## **Overdriving the XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 1A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 500hm applications, R1 and R2 can be 100 . This can also be accomplished by removing R1 and making R2 500hm . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface

Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface





### **EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 2*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.







#### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs.

Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 500hm transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion.

Figures 3A and 3B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



### **Recommendations for Unused Input and Output Pins**

#### Inputs

#### **REFCLK Input**

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REFCLK to ground.

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### LVCMOS Control Pins

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### Outputs

#### LVCMOS Outputs

All unused LVCMOS output can be left floating. There should be no trace attached.

### LVPECL Outputs

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated



## **Package information**

Package Outline Drawings The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.





# **Revision History**

| Revision | Description     | Date       |
|----------|-----------------|------------|
| 1.0      | Initial release | 2025/01/13 |
|          |                 |            |
|          |                 |            |