

#### **Features**

- PCIe 3.0 compliant
- PCle 3.0 Phase Jitter -0.45ps RMS
- LVDS compatible output
- Supply voltage of 3.3V ±10%
- 25MHz crystal or clock input frequency
- HCSL outputs, 0.8V Current mode differential pair
- Jitter 35ps cycle-to-cycle (typ.)
- Spread of -0.5%, and no spread
- Industrial temperature range
- Spread Bypass option available
- Spread and frequency selection via external pins
- Packaging: (Pb-free and Green) 16-pin TQFN
- AEC-Q 100 qualified, Automotive Grade 1 support;
   PPAP capable, and manufactured in IATF 16949
   certified facilities

## **Block Diagram**



Figure 1 Block Diagram

### **Description**

The RS2CG5701BQ is a spread spectrum clock generator compliant to PCI Express3.0 and Ethernet requirements. The device is used for PC or embedded systems to substantially reduce Electromagnetic Interference (EMI).

The RS2CG5701BQ provides one differential (HCSL) or LVDS spread spectrum output. Using Phase-Locked Loop (PLL) techniques, the device takes a 25MHz crystal input and produces one pair of differential outputs (HCSL) at 100MHz. It also provides spread selection of -0.5% and no spread.

## **Ordering Information**

| Ordering Code  | Package | Description       |
|----------------|---------|-------------------|
| RS2CG5701BQZHE | ZH      | TQFN-16L 3X3X0.75 |

#### Notes:

[1] E = Pb-free and Green



## **Pin Configuration**



**Table 1 Spread Selection Table** 

| SS1 | Spread     |
|-----|------------|
| 0   | Down -0.5% |
| 1   | No Spread  |

## **Pin Description**

| Pin No.        | Pin Name           | Туре   | Description                                                                                         |
|----------------|--------------------|--------|-----------------------------------------------------------------------------------------------------|
| 1              | GND                | Power  | Connect to ground                                                                                   |
| 2              | 2 X1 Input         |        | Crystal or reference clock in                                                                       |
| 3              | X2                 | Output | XTAL out. Leave unconnected for clock input.                                                        |
| 4              | NC                 | -      | No connect                                                                                          |
| 5              | GND                | Power  | Connect to ground                                                                                   |
| 6              | SS1                | Input  | Spread select 1. Internal pull up resistor                                                          |
| 7              |                    |        | $475\Omega$ precision resistor attached to this pin is connected to the internal current reference. |
| 8              |                    |        | No connect                                                                                          |
| 9              | VDDA               | Power  | Connect to 3.3V source                                                                              |
| 10             | GND                | Power  | Connect to ground                                                                                   |
| 11             | /CLK               | Output | HCSL complimentary clock output                                                                     |
| 12             | CLK                | Output | HCSL clock output                                                                                   |
| 13             | 13 NC -<br>14 NC - |        | No connect                                                                                          |
| 14             |                    |        | No connect                                                                                          |
| 15 VDD Power ( |                    | Power  | Connect to 3.3V source for OSC and core                                                             |
| 16             | NC                 | -      | No connect                                                                                          |

2



## **Absolute Maximum Ratings**

| Symbol | Parameter                          | MIN  | TYP | MAX     | Unit |
|--------|------------------------------------|------|-----|---------|------|
| Tstore | Storage Temperature                | -65  | 1   | +150    | °C   |
| VDD    | Supply Voltage to Ground Potential | -0.5 | -   | 5.5     | V    |
| VIO    | Input / Output Voltage             | -0.5 | -   | VDD+0.5 | V    |
| ESD    | ESD HBM protection (input)         | 2000 |     |         | V    |

#### Notes:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Recommended operation conditions**

| Symbol | Parameter                   | MIN  | TYP | MAX  | Unit |
|--------|-----------------------------|------|-----|------|------|
| VDD    | Power Supply Voltage        | 3.0  | -   | 3.6  | V    |
| VI     | SS1 Control Pin Voltage     | -0.3 | -   | 3.6  | V    |
| TA     | Operating Temperature Range | -40  | -   | +125 | °C   |



## **DC Electrical Characteristics**

Unless otherwise specified, T<sub>A</sub> = -40°C to +125°C, 3.0V≤V<sub>DD</sub>≤3.6V

| Symbol | Parameter                |                    | Conditions                           | MIN        | TYP | MAX      | Unit     |
|--------|--------------------------|--------------------|--------------------------------------|------------|-----|----------|----------|
| VDD    | Supply Voltage           |                    |                                      | 3.0        | 3.3 | 3.6      | V        |
| VIH    | Input High Voltage (1)   |                    | SS1                                  | 0.7*VDD    |     | VDD +0.3 | V        |
| VIL    | Input Low Voltage (1)    | SS1                |                                      | GND -0.3   |     | 0.3*VDD  | <b>V</b> |
| IIL    | Input Leakage<br>Current | 0 ≤ Vin ≤ VDD      | Without input pull-up and pull-downs | · · ·   -5 |     | 5        | μΑ       |
| IDD    | Operating Supply Current | RL = 50Ω, CL = 2pF |                                      |            |     | 95       | mA       |
| CIN    | Input Capacitance        |                    |                                      |            |     | 7        | pF       |
| COUT   | Output Capacitance       |                    |                                      |            |     | 6        | pF       |
| LPIN   | Pin Inductance           |                    |                                      |            |     | 5        | nΗ       |
| ROUT   | Output Resistance        |                    | CLK Outputs                          | 3.0        |     |          | kΩ       |

#### Note:

- 1.  $R_L=50$  ohm with  $C_L=2$  pF
- 2. Single-ended waveform
- 3. Differential waveform4. Measured at the crossing point



## **AC Characteristics**

 $(3.0V \le V_{DD} \le 3.6V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C)$ 

| Symbol      | Parameter                          | Conditions                           | MIN  | TYP  | MAX | Unit |
|-------------|------------------------------------|--------------------------------------|------|------|-----|------|
| FIN         | Input Frequency                    |                                      |      | 25   |     | MHz  |
| FOUT        | Output Frequency                   |                                      |      | 100  |     | MHz  |
| VOH         | Output High Voltage (1,2)          | 100 MHz HCSL output<br>@ VDD =3.3V   | 660  | 800  | 900 | mV   |
| VOL         | Output Low Voltage (1,2)           |                                      | -150 | 0    | 150 | mV   |
| VCPA        | Crossing Point Voltage (1,2)       | Absolute                             | 250  | 350  | 550 | mV   |
| VCN         | Crossing Point Voltage (1,2,4)     | Variation over all edges             |      |      | 140 | mV   |
| JCC         | Jitter, Cycle-to-Cycle (1,3)       |                                      |      | 35   | 60  | ps   |
| JRMS2.0     | PCIe 2.0 RMS Jitter                | PCIe 2.0 Test Method @ 100MHz Output |      |      | 3.1 | ps   |
|             |                                    | PLL L-BW @ 2M & 5M 1st H3            |      | 1.75 | 3   | ps   |
| JRMS3.0     | PCIe 3.0 RMS Jitter                | PLL L-BW @ 2M & 4M 1st H3            |      | 2.18 | 3   | ps   |
| JKW33.0     |                                    | PLL H-BW @ 2M & 5M 1st H3            |      | 0.45 | 1   | ps   |
|             |                                    | PLL H-BW @ 2M & 4M 1st H3            |      | 0.45 | 1   | ps   |
| MF          | Modulation Frequency               | Spread Spectrum                      | 30   | 31.5 | 33  | kHz  |
| tOR         | Rise Time (1,2)                    | From 0.175V to 0.525V                | 175  | 332  | 700 | ps   |
| tOF         | Fall Time (1,2)                    | From 0.525V to 0.175V                | 175  | 344  | 700 | ps   |
| TSKEW       | Skew between outputs               | At Crossing Point Voltage            |      |      | 50  | ps   |
| TDUTY-CYCLE | Duty Cycle (1,3)                   |                                      | 45   |      | 55  | %    |
| tSTABLE     | From power-up to VDD=3.3V          | From Power-up VDD=3.3V               |      | 3.0  |     | ms   |
| tSPREAD     | Setting period after spread change | Setting period after spread change   |      | 3.0  |     | ms   |

#### Note:

- 1.  $R_L=50$  ohm with  $C_L=2$  pF
- Single-ended waveform
   Differential waveform
- 4. Measured at the crossing point



## **Application Information**

#### **Decoupling Capacitors**

Decoupling capacitors of 0.01µF should be connected between each VDD pin and the ground plane and placed as close to the VDD pin as possible.

#### Crystal

Use a 25MHz fundamental mode parallel resonant crystal with less than 300PPM of error across temperature.

#### **Crystal Capacitors**

C<sub>L</sub> = Crystals' load capacitance in pF Crystal Capacitors (pF) = (C<sub>L</sub> - 8) \*2

For example, for a crystal with 16pF load caps, the external effective crystal cap would be 16 pF. (16-8)\*2=16.

#### Current Source (IREF) Reference Resistor - Rref

If board target trace impedance is  $50\Omega$ ,

then Rref =  $475\Omega$  providing an IREF of 2.32 mA. The output current (IOH) is 6\*IREF.



#### **Output Termination**

The PCI Express differential clock outputs of the RS2CG5701BQ are open-source drivers and require an external series resistor and a resistor to ground. These resistor values and their allow- able locations are shown in detail in the PCI Express Layout Guidelines section.

The RS2CG5701BQ can be configured for LVDS compatible volt- age levels. See the LVDS Compatible Layout Guidelines section.



## **PCIE Device Routing (HCSL)**



### PCI Express Layout Guidelines

| Common Recommendations for Differential Routing                                                                                               | Dimension or Value                     | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|
| L1 length, route as non-coupled $50\Omega$ trace.                                                                                             | 0.5 max                                | inch |
| L2 length, route as non-coupled $50\Omega$ trace.                                                                                             | 0.2 max                                | inch |
| L3 length, route as non-coupled $50\Omega$ trace.                                                                                             | 0.2 max                                | inch |
| R <sub>S</sub>                                                                                                                                | 33                                     | Ω    |
| R <sub>T</sub>                                                                                                                                | 49.9                                   | Ω    |
|                                                                                                                                               |                                        |      |
| Differential Routing on a Single PCB                                                                                                          | Dimension or Value                     | Unit |
| Differential Routing on a Single PCB  L4 length, route as coupled microstrip 100Ω differential trace.                                         | Dimension or Value  2 min to 16 max    | Unit |
|                                                                                                                                               |                                        |      |
| L4 length, route as coupled microstrip 100Ω differential trace.                                                                               | 2 min to 16 max                        | inch |
| L4 length, route as coupled microstrip $100\Omega$ differential trace. L4 length, route as coupled strip-line $100\Omega$ differential trace. | 2 min to 16 max<br>1.8 min to 14.4 max | inch |

### Typical HCSL Waveform



7



## **LVDS Device Routing**



### LVDS Device Routing Guidelines

| LVDS Recommendations for Differential Routing                        | Dimension or Value | Unit |
|----------------------------------------------------------------------|--------------------|------|
| L1 length, route as non-coupled 50Ω trace.                           | 0.5 max            | inch |
| L2 length, route as non-coupled 50Ω trace.                           | 0.2 max            | inch |
| RP                                                                   | 100                | Ω    |
| RQ                                                                   | 100                | Ω    |
| RT                                                                   | 150                | Ω    |
| L3 length, route as 100Ω differential trace (strip-line)             | 14max              | inch |
| L3 length, route as $100\Omega$ differential trace (Micro Stripline) | 12max              | inch |

## Typical LVDS Waveform



8



## **Package Information**

#### TQFN16L







PCle3.0 Clock Generator with 1 HCSL Outputs

# **Revision History**

| Revision | Description      | Date     |
|----------|------------------|----------|
| V1.0     | Official release | 2024/3/6 |